Add OMI_DL_ERROR_HOLD to chip data XML
There is one for P10 and another for Explorer, with very similar
patterns.
Signed-off-by: Zane Shelley <zshelle@us.ibm.com>
Change-Id: Ied70efd56ee09d8925480aebee52b0bf1b328a70
diff --git a/test/simulator/testcases/meson.build b/test/simulator/testcases/meson.build
index 191b845..601a2f1 100644
--- a/test/simulator/testcases/meson.build
+++ b/test/simulator/testcases/meson.build
@@ -3,5 +3,6 @@
'sample_test_case.cpp',
'exp20_foxhound7.cpp',
'exp20_tlx_err_rpt_1.cpp',
+ 'omi_dl_fatal.cpp',
)
diff --git a/test/simulator/testcases/omi_dl_fatal.cpp b/test/simulator/testcases/omi_dl_fatal.cpp
new file mode 100644
index 0000000..546c3b2
--- /dev/null
+++ b/test/simulator/testcases/omi_dl_fatal.cpp
@@ -0,0 +1,25 @@
+#include "simulator.hpp"
+
+START_TEST_CASE(omi_dl_fatal)
+
+CHIP(proc0, P10_20)
+CHIP(ocmb1, EXPLORER_20)
+
+START_ITERATION
+
+REG_SCOM(proc0, 0x570F001B, 0x0008000000000000) // GLOBAL_RE_FIR[12]
+REG_SCOM(proc0, 0x0C040001, 0x0004000000000000) // MC_CHIPLET_RE_FIR[13]
+REG_SCOM(proc0, 0x0C011400, 0x0000080000000000) // MC_OMI_DL_FIR(0)[20]
+REG_SCOM(proc0, 0x0C011407, 0x0000080000000000) // MC_OMI_DL_FIR_ACT1(0)
+REG_SCOM(proc0, 0x0C011423, 0x0000000000000001) // MC_OMI_DL_ERR_RPT(1)[63]
+
+REG_SCOM(ocmb1, 0x08040000, 0x0008000000000000) // OCMB_CHIPLET_CS_FIR[12]
+REG_SCOM(ocmb1, 0x08012800, 0x8000000000000000) // OMI_DL_FIR[0]
+REG_SCOM(ocmb1, 0x08012813, 0x0000000000000001) // OMI_DL_ERR_RPT[63]
+
+EXP_SIG(proc0, 0x8d4a, 1, 63, RECOVERABLE)
+EXP_SIG(ocmb1, 0xbbd3, 0, 63, UNIT_CS)
+
+END_ITERATION
+
+END_TEST_CASE
diff --git a/xml/explorer/node_chiplet_ocmb_fir.xml b/xml/explorer/node_chiplet_ocmb_fir.xml
index fd6aed7..2d0cc9e 100644
--- a/xml/explorer/node_chiplet_ocmb_fir.xml
+++ b/xml/explorer/node_chiplet_ocmb_fir.xml
@@ -37,12 +37,12 @@
</expr>
</rule>
- <bit pos= "3" child_node="OCMB_LFIR">Attention from OCMB_LFIR</bit>
- <bit pos= "4" child_node="MMIOFIR" >Attention from MMIOFIR</bit>
- <bit pos= "7" child_node="SRQFIR" >Attention from SRQFIR</bit>
- <bit pos= "8" child_node="MCBISTFIR">Attention from MCBISTFIR</bit>
- <bit pos= "9" child_node="RDFFIR" >Attention from RDFFIR</bit>
- <bit pos="11" child_node="TLXFIR" >Attention from TLXFIR</bit>
- <bit pos="12" child_node="OMIDLFIR" >Attention from OMIDLFIR</bit>
+ <bit pos= "3" child_node="OCMB_LFIR" >Attention from OCMB_LFIR</bit>
+ <bit pos= "4" child_node="MMIOFIR" >Attention from MMIOFIR</bit>
+ <bit pos= "7" child_node="SRQFIR" >Attention from SRQFIR</bit>
+ <bit pos= "8" child_node="MCBISTFIR" >Attention from MCBISTFIR</bit>
+ <bit pos= "9" child_node="RDFFIR" >Attention from RDFFIR</bit>
+ <bit pos="11" child_node="TLXFIR" >Attention from TLXFIR</bit>
+ <bit pos="12" child_node="OMI_DL_FIR">Attention from OMI_DL_FIR</bit>
</attn_node>
diff --git a/xml/explorer/node_chiplet_ocmb_spa_fir.xml b/xml/explorer/node_chiplet_ocmb_spa_fir.xml
index ed32ca9..40869d2 100644
--- a/xml/explorer/node_chiplet_ocmb_spa_fir.xml
+++ b/xml/explorer/node_chiplet_ocmb_spa_fir.xml
@@ -19,11 +19,11 @@
</expr>
</rule>
- <bit pos="1" child_node="MMIOFIR" >Attention from MMIOFIR</bit>
- <bit pos="4" child_node="SRQFIR" >Attention from SRQFIR</bit>
- <bit pos="5" child_node="MCBISTFIR">Attention from MCBISTFIR</bit>
- <bit pos="6" child_node="RDFFIR" >Attention from RDFFIR</bit>
- <bit pos="8" child_node="TLXFIR" >Attention from TLXFIR</bit>
- <bit pos="9" child_node="OMIDLFIR" >Attention from OMIDLFIR</bit>
+ <bit pos="1" child_node="MMIOFIR" >Attention from MMIOFIR</bit>
+ <bit pos="4" child_node="SRQFIR" >Attention from SRQFIR</bit>
+ <bit pos="5" child_node="MCBISTFIR" >Attention from MCBISTFIR</bit>
+ <bit pos="6" child_node="RDFFIR" >Attention from RDFFIR</bit>
+ <bit pos="8" child_node="TLXFIR" >Attention from TLXFIR</bit>
+ <bit pos="9" child_node="OMI_DL_FIR">Attention from OMI_DL_FIR</bit>
</attn_node>
diff --git a/xml/explorer/node_omi_dl.xml b/xml/explorer/node_omi_dl.xml
new file mode 100644
index 0000000..71fbe47
--- /dev/null
+++ b/xml/explorer/node_omi_dl.xml
@@ -0,0 +1,140 @@
+<?xml version="1.0" encoding="UTF-8"?>
+<attn_node model_ec="EXPLORER_11,EXPLORER_20" name="OMI_DL" reg_type="SCOM">
+
+ <register name="OMI_DL_CONFIG0">
+ <instance reg_inst="0" addr="0x08012810" />
+ </register>
+
+ <register name="OMI_DL_CONFIG1">
+ <instance reg_inst="0" addr="0x08012811" />
+ </register>
+
+ <register name="OMI_DL_ERR_MASK">
+ <instance reg_inst="0" addr="0x08012812" />
+ </register>
+
+ <register name="OMI_DL_ERR_RPT">
+ <instance reg_inst="0" addr="0x08012813" />
+ </register>
+
+ <register name="OMI_DL_ERR_CAPTURE">
+ <instance reg_inst="0" addr="0x08012814" />
+ </register>
+
+ <register name="OMI_DL_EDPL_MAX_COUNT">
+ <instance reg_inst="0" addr="0x08012815" />
+ </register>
+
+ <register name="OMI_DL_STATUS">
+ <instance reg_inst="0" addr="0x08012816" />
+ </register>
+
+ <register name="OMI_DL_TRAINING_STATUS">
+ <instance reg_inst="0" addr="0x08012817" />
+ </register>
+
+ <register name="OMI_DL_DLX_CONFIG">
+ <instance reg_inst="0" addr="0x08012818" />
+ </register>
+
+ <register name="OMI_DL_DLX_INFO">
+ <instance reg_inst="0" addr="0x08012819" />
+ </register>
+
+ <register name="OMI_DL_ERR_ACTION">
+ <instance reg_inst="0" addr="0x0801281D" />
+ </register>
+
+ <register name="OMI_DL_DEBUG_AID">
+ <instance reg_inst="0" addr="0x0801281E" />
+ </register>
+
+ <register name="OMI_DL_CYA_BITS">
+ <instance reg_inst="0" addr="0x0801281F" />
+ </register>
+
+ <capture_group node_inst="0">
+ <capture_register reg_name="OMI_DL_CONFIG0" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_CONFIG1" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_ERR_MASK" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_ERR_RPT" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_ERR_CAPTURE" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_EDPL_MAX_COUNT" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_STATUS" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_TRAINING_STATUS" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_DLX_CONFIG" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_DLX_INFO" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_ERR_ACTION" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_DEBUG_AID" reg_inst="0" />
+ <capture_register reg_name="OMI_DL_CYA_BITS" reg_inst="0" />
+ </capture_group>
+
+ <rule attn_type="UCS" node_inst="0">
+ <!-- FIR & ~MASK & ~ACT0 & ~ACT1 & 0xfffff00000000000-->
+ <expr type="and">
+ <expr type="reg" value1="OMI_DL_FIR"/>
+ <expr type="not">
+ <expr type="reg" value1="OMI_DL_FIR_MASK"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="OMI_DL_FIR_ACT0"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="OMI_DL_FIR_ACT1"/>
+ </expr>
+ <expr type="int" value1="0xfffff00000000000" />
+ </expr>
+ </rule>
+
+ <rule attn_type="RE" node_inst="0">
+ <!-- FIR & ~MASK & ~ACT0 & ACT1 & 0xfffff00000000000-->
+ <expr type="and">
+ <expr type="reg" value1="OMI_DL_FIR"/>
+ <expr type="not">
+ <expr type="reg" value1="OMI_DL_FIR_MASK"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="OMI_DL_FIR_ACT0"/>
+ </expr>
+ <expr type="reg" value1="OMI_DL_FIR_ACT1"/>
+ <expr type="int" value1="0xfffff00000000000" />
+ </expr>
+ </rule>
+
+ <rule attn_type="HA" node_inst="0">
+ <!-- FIR & ~MASK & ACT0 & ~ACT1 & 0xfffff00000000000-->
+ <expr type="and">
+ <expr type="reg" value1="OMI_DL_FIR"/>
+ <expr type="not">
+ <expr type="reg" value1="OMI_DL_FIR_MASK"/>
+ </expr>
+ <expr type="reg" value1="OMI_DL_FIR_ACT0"/>
+ <expr type="not">
+ <expr type="reg" value1="OMI_DL_FIR_ACT1"/>
+ </expr>
+ <expr type="int" value1="0xfffff00000000000" />
+ </expr>
+ </rule>
+
+ <bit pos= "0" child_node="OMI_DL_ERR_RPT" node_inst="0">OMI-DL fatal error</bit>
+ <bit pos= "1">OMI-DL UE on data flit</bit>
+ <bit pos= "2">OMI-DL CE on TL flit</bit>
+ <bit pos= "3">OMI-DL detected a CRC error</bit>
+ <bit pos= "4">OMI-DL received a nack</bit>
+ <bit pos= "5">OMI-DL running in degraded mode</bit>
+ <bit pos= "6">OMI-DL parity error detection on a lane</bit>
+ <bit pos= "7">OMI-DL retrained due to no forward progress</bit>
+ <bit pos= "8">OMI-DL remote side initiated a retrain</bit>
+ <bit pos= "9">OMI-DL retrain due to internal error or software</bit>
+ <bit pos="10">OMI-DL threshold reached</bit>
+ <bit pos="11">OMI-DL trained</bit>
+ <bit pos="12">OMI-DL endpoint error bit 0</bit>
+ <bit pos="13">OMI-DL endpoint error bit 1</bit>
+ <bit pos="14">OMI-DL endpoint error bit 2</bit>
+ <bit pos="15">OMI-DL endpoint error bit 3</bit>
+ <bit pos="16">OMI-DL endpoint error bit 4</bit>
+ <bit pos="17">OMI-DL endpoint error bit 5</bit>
+ <bit pos="18">OMI-DL endpoint error bit 6</bit>
+ <bit pos="19">OMI-DL endpoint error bit 7</bit>
+
+</attn_node>
diff --git a/xml/explorer/node_omi_dl_err_rpt.xml b/xml/explorer/node_omi_dl_err_rpt.xml
new file mode 100644
index 0000000..2444c9a
--- /dev/null
+++ b/xml/explorer/node_omi_dl_err_rpt.xml
@@ -0,0 +1,41 @@
+<?xml version="1.0" encoding="UTF-8"?>
+<attn_node model_ec="EXPLORER_11,EXPLORER_20" name="OMI_DL_ERR_RPT" reg_type="SCOM">
+
+ <rule attn_type="UCS" node_inst="0">
+ <!-- REG & 0x0000000000000fff -->
+ <expr type="and">
+ <expr type="reg" value1="OMI_DL_ERR_RPT" />
+ <expr type="int" value1="0x0000000000000fff" />
+ </expr>
+ </rule>
+
+ <rule attn_type="RE" node_inst="0">
+ <!-- REG & 0x0000000000000fff -->
+ <expr type="and">
+ <expr type="reg" value1="OMI_DL_ERR_RPT" />
+ <expr type="int" value1="0x0000000000000fff" />
+ </expr>
+ </rule>
+
+ <rule attn_type="HA" node_inst="0">
+ <!-- REG & 0x0000000000000fff -->
+ <expr type="and">
+ <expr type="reg" value1="OMI_DL_ERR_RPT" />
+ <expr type="int" value1="0x0000000000000fff" />
+ </expr>
+ </rule>
+
+ <bit pos="52">spare</bit>
+ <bit pos="53">spare</bit>
+ <bit pos="54">spare</bit>
+ <bit pos="55">RX receiving slow A</bit>
+ <bit pos="56">RX receiving illegal run length</bit>
+ <bit pos="57">control parity error</bit>
+ <bit pos="58">data parity error</bit>
+ <bit pos="59">truncated flit from TL</bit>
+ <bit pos="60">illegal run length from TL</bit>
+ <bit pos="61">Ack pointer overflow</bit>
+ <bit pos="62">UE on control flit replay buffer</bit>
+ <bit pos="63">UE on control flit frame buffer</bit>
+
+</attn_node>
diff --git a/xml/explorer/node_omi_dl_fir.xml b/xml/explorer/node_omi_dl_fir.xml
new file mode 100644
index 0000000..54ed5f0
--- /dev/null
+++ b/xml/explorer/node_omi_dl_fir.xml
@@ -0,0 +1,32 @@
+<?xml version="1.0" encoding="UTF-8"?>
+<attn_node name="OMI_DL_FIR" model_ec="EXPLORER_11,EXPLORER_20" reg_type="SCOM">
+
+ <local_fir name="OMI_DL_FIR" config="W">
+ <instance reg_inst="0" addr="0x08012800" />
+ <action attn_type="UCS" config="00" />
+ <action attn_type="RE" config="01" />
+ <action attn_type="HA" config="10" />
+ </local_fir>
+
+ <register name="CMN_CONFIG">
+ <instance reg_inst="0" addr="0x0801280E" />
+ </register>
+
+ <register name="PMU_CNTR">
+ <instance reg_inst="0" addr="0x0801280F" />
+ </register>
+
+ <capture_group node_inst="0">
+ <capture_register reg_name="CMN_CONFIG" reg_inst="0" />
+ <capture_register reg_name="PMU_CNTR" reg_inst="0" />
+ </capture_group>
+
+ <bit pos="0:19" child_node="OMI_DL" node_inst="0">OMI-DL0</bit>
+ <bit pos="20:39">OMI-DL1</bit>
+ <bit pos="40:59">OMI-DL2</bit>
+ <bit pos="60">Performance monitor wrapped</bit>
+ <bit pos="61">reserved</bit>
+ <bit pos="62">LFIR internal parity error</bit>
+ <bit pos="63">SCOM Satellite Error</bit>
+
+</attn_node>
diff --git a/xml/explorer/node_omidlfir.xml b/xml/explorer/node_omidlfir.xml
deleted file mode 100644
index 0a243e4..0000000
--- a/xml/explorer/node_omidlfir.xml
+++ /dev/null
@@ -1,38 +0,0 @@
-<?xml version="1.0" encoding="UTF-8"?>
-<attn_node name="OMIDLFIR" model_ec="EXPLORER_11,EXPLORER_20" reg_type="SCOM">
-
- <local_fir name="OMIDLFIR" config="W">
- <instance reg_inst="0" addr="0x08012800" />
- <action attn_type="UCS" config="00" />
- <action attn_type="RE" config="01" />
- <action attn_type="HA" config="10" />
- </local_fir>
-
- <bit pos= "0" >OMI-DL0 fatal error</bit>
- <bit pos= "1" >OMI-DL0 UE on data flit</bit>
- <bit pos= "2" >OMI-DL0 CE on TL flit</bit>
- <bit pos= "3" >OMI-DL0 detected a CRC error</bit>
- <bit pos= "4" >OMI-DL0 received a nack</bit>
- <bit pos= "5" >OMI-DL0 running in degraded mode</bit>
- <bit pos= "6" >OMI-DL0 parity error detection on a lane</bit>
- <bit pos= "7" >OMI-DL0 retrained due to no forward progress</bit>
- <bit pos= "8" >OMI-DL0 remote side initiated a retrain</bit>
- <bit pos= "9" >OMI-DL0 retrain due to internal error or software initiated</bit>
- <bit pos="10" >OMI-DL0 threshold reached</bit>
- <bit pos="11" >OMI-DL0 trained</bit>
- <bit pos="12" >OMI-DL0 endpoint error bit 0</bit>
- <bit pos="13" >OMI-DL0 endpoint error bit 1</bit>
- <bit pos="14" >OMI-DL0 endpoint error bit 2</bit>
- <bit pos="15" >OMI-DL0 endpoint error bit 3</bit>
- <bit pos="16" >OMI-DL0 endpoint error bit 4</bit>
- <bit pos="17" >OMI-DL0 endpoint error bit 5</bit>
- <bit pos="18" >OMI-DL0 endpoint error bit 6</bit>
- <bit pos="19" >OMI-DL0 endpoint error bit 7</bit>
- <bit pos="20:39">OMI-DL1 reserved</bit>
- <bit pos="40:59">OMI-DL2 reserved</bit>
- <bit pos="60" >Performance monitor wrapped</bit>
- <bit pos="61" >reserved</bit>
- <bit pos="62" >LFIR internal parity error</bit>
- <bit pos="63" >SCOM Satellite Error</bit>
-
-</attn_node>
diff --git a/xml/p10/node_mc_omi_dl.xml b/xml/p10/node_mc_omi_dl.xml
new file mode 100644
index 0000000..0ff22ae
--- /dev/null
+++ b/xml/p10/node_mc_omi_dl.xml
@@ -0,0 +1,388 @@
+<?xml version="1.0" encoding="UTF-8"?>
+<attn_node model_ec="P10_10,P10_20" name="MC_OMI_DL" reg_type="SCOM">
+
+ <register name="MC_OMI_DL_CONFIG0">
+ <instance reg_inst= "0" addr="0x0C011410" />
+ <instance reg_inst= "1" addr="0x0C011420" />
+ <instance reg_inst= "2" addr="0x0C011810" />
+ <instance reg_inst= "3" addr="0x0C011820" />
+ <instance reg_inst= "4" addr="0x0D011410" />
+ <instance reg_inst= "5" addr="0x0D011420" />
+ <instance reg_inst= "6" addr="0x0D011810" />
+ <instance reg_inst= "7" addr="0x0D011820" />
+ <instance reg_inst= "8" addr="0x0E011410" />
+ <instance reg_inst= "9" addr="0x0E011420" />
+ <instance reg_inst="10" addr="0x0E011810" />
+ <instance reg_inst="11" addr="0x0E011820" />
+ <instance reg_inst="12" addr="0x0F011410" />
+ <instance reg_inst="13" addr="0x0F011420" />
+ <instance reg_inst="14" addr="0x0F011810" />
+ <instance reg_inst="15" addr="0x0F011820" />
+ </register>
+
+ <register name="MC_OMI_DL_CONFIG1">
+ <instance reg_inst= "0" addr="0x0C011411" />
+ <instance reg_inst= "1" addr="0x0C011421" />
+ <instance reg_inst= "2" addr="0x0C011811" />
+ <instance reg_inst= "3" addr="0x0C011821" />
+ <instance reg_inst= "4" addr="0x0D011411" />
+ <instance reg_inst= "5" addr="0x0D011421" />
+ <instance reg_inst= "6" addr="0x0D011811" />
+ <instance reg_inst= "7" addr="0x0D011821" />
+ <instance reg_inst= "8" addr="0x0E011411" />
+ <instance reg_inst= "9" addr="0x0E011421" />
+ <instance reg_inst="10" addr="0x0E011811" />
+ <instance reg_inst="11" addr="0x0E011821" />
+ <instance reg_inst="12" addr="0x0F011411" />
+ <instance reg_inst="13" addr="0x0F011421" />
+ <instance reg_inst="14" addr="0x0F011811" />
+ <instance reg_inst="15" addr="0x0F011821" />
+ </register>
+
+ <register name="MC_OMI_DL_ERR_MASK">
+ <instance reg_inst= "0" addr="0x0C011412" />
+ <instance reg_inst= "1" addr="0x0C011422" />
+ <instance reg_inst= "2" addr="0x0C011812" />
+ <instance reg_inst= "3" addr="0x0C011822" />
+ <instance reg_inst= "4" addr="0x0D011412" />
+ <instance reg_inst= "5" addr="0x0D011422" />
+ <instance reg_inst= "6" addr="0x0D011812" />
+ <instance reg_inst= "7" addr="0x0D011822" />
+ <instance reg_inst= "8" addr="0x0E011412" />
+ <instance reg_inst= "9" addr="0x0E011422" />
+ <instance reg_inst="10" addr="0x0E011812" />
+ <instance reg_inst="11" addr="0x0E011822" />
+ <instance reg_inst="12" addr="0x0F011412" />
+ <instance reg_inst="13" addr="0x0F011422" />
+ <instance reg_inst="14" addr="0x0F011812" />
+ <instance reg_inst="15" addr="0x0F011822" />
+ </register>
+
+ <register name="MC_OMI_DL_ERR_RPT">
+ <instance reg_inst= "0" addr="0x0C011413" />
+ <instance reg_inst= "1" addr="0x0C011423" />
+ <instance reg_inst= "2" addr="0x0C011813" />
+ <instance reg_inst= "3" addr="0x0C011823" />
+ <instance reg_inst= "4" addr="0x0D011413" />
+ <instance reg_inst= "5" addr="0x0D011423" />
+ <instance reg_inst= "6" addr="0x0D011813" />
+ <instance reg_inst= "7" addr="0x0D011823" />
+ <instance reg_inst= "8" addr="0x0E011413" />
+ <instance reg_inst= "9" addr="0x0E011423" />
+ <instance reg_inst="10" addr="0x0E011813" />
+ <instance reg_inst="11" addr="0x0E011823" />
+ <instance reg_inst="12" addr="0x0F011413" />
+ <instance reg_inst="13" addr="0x0F011423" />
+ <instance reg_inst="14" addr="0x0F011813" />
+ <instance reg_inst="15" addr="0x0F011823" />
+ </register>
+
+ <register name="MC_OMI_DL_ERR_CAPTURE">
+ <instance reg_inst= "0" addr="0x0C011414" />
+ <instance reg_inst= "1" addr="0x0C011424" />
+ <instance reg_inst= "2" addr="0x0C011814" />
+ <instance reg_inst= "3" addr="0x0C011824" />
+ <instance reg_inst= "4" addr="0x0D011414" />
+ <instance reg_inst= "5" addr="0x0D011424" />
+ <instance reg_inst= "6" addr="0x0D011814" />
+ <instance reg_inst= "7" addr="0x0D011824" />
+ <instance reg_inst= "8" addr="0x0E011414" />
+ <instance reg_inst= "9" addr="0x0E011424" />
+ <instance reg_inst="10" addr="0x0E011814" />
+ <instance reg_inst="11" addr="0x0E011824" />
+ <instance reg_inst="12" addr="0x0F011414" />
+ <instance reg_inst="13" addr="0x0F011424" />
+ <instance reg_inst="14" addr="0x0F011814" />
+ <instance reg_inst="15" addr="0x0F011824" />
+ </register>
+
+ <register name="MC_OMI_DL_EDPL_MAX_COUNT">
+ <instance reg_inst= "0" addr="0x0C011415" />
+ <instance reg_inst= "1" addr="0x0C011425" />
+ <instance reg_inst= "2" addr="0x0C011815" />
+ <instance reg_inst= "3" addr="0x0C011825" />
+ <instance reg_inst= "4" addr="0x0D011415" />
+ <instance reg_inst= "5" addr="0x0D011425" />
+ <instance reg_inst= "6" addr="0x0D011815" />
+ <instance reg_inst= "7" addr="0x0D011825" />
+ <instance reg_inst= "8" addr="0x0E011415" />
+ <instance reg_inst= "9" addr="0x0E011425" />
+ <instance reg_inst="10" addr="0x0E011815" />
+ <instance reg_inst="11" addr="0x0E011825" />
+ <instance reg_inst="12" addr="0x0F011415" />
+ <instance reg_inst="13" addr="0x0F011425" />
+ <instance reg_inst="14" addr="0x0F011815" />
+ <instance reg_inst="15" addr="0x0F011825" />
+ </register>
+
+ <register name="MC_OMI_DL_STATUS">
+ <instance reg_inst= "0" addr="0x0C011416" />
+ <instance reg_inst= "1" addr="0x0C011426" />
+ <instance reg_inst= "2" addr="0x0C011816" />
+ <instance reg_inst= "3" addr="0x0C011826" />
+ <instance reg_inst= "4" addr="0x0D011416" />
+ <instance reg_inst= "5" addr="0x0D011426" />
+ <instance reg_inst= "6" addr="0x0D011816" />
+ <instance reg_inst= "7" addr="0x0D011826" />
+ <instance reg_inst= "8" addr="0x0E011416" />
+ <instance reg_inst= "9" addr="0x0E011426" />
+ <instance reg_inst="10" addr="0x0E011816" />
+ <instance reg_inst="11" addr="0x0E011826" />
+ <instance reg_inst="12" addr="0x0F011416" />
+ <instance reg_inst="13" addr="0x0F011426" />
+ <instance reg_inst="14" addr="0x0F011816" />
+ <instance reg_inst="15" addr="0x0F011826" />
+ </register>
+
+ <register name="MC_OMI_DL_TRAINING_STATUS">
+ <instance reg_inst= "0" addr="0x0C011417" />
+ <instance reg_inst= "1" addr="0x0C011427" />
+ <instance reg_inst= "2" addr="0x0C011817" />
+ <instance reg_inst= "3" addr="0x0C011827" />
+ <instance reg_inst= "4" addr="0x0D011417" />
+ <instance reg_inst= "5" addr="0x0D011427" />
+ <instance reg_inst= "6" addr="0x0D011817" />
+ <instance reg_inst= "7" addr="0x0D011827" />
+ <instance reg_inst= "8" addr="0x0E011417" />
+ <instance reg_inst= "9" addr="0x0E011427" />
+ <instance reg_inst="10" addr="0x0E011817" />
+ <instance reg_inst="11" addr="0x0E011827" />
+ <instance reg_inst="12" addr="0x0F011417" />
+ <instance reg_inst="13" addr="0x0F011427" />
+ <instance reg_inst="14" addr="0x0F011817" />
+ <instance reg_inst="15" addr="0x0F011827" />
+ </register>
+
+ <register name="MC_OMI_DL_DLX_CONFIG">
+ <instance reg_inst= "0" addr="0x0C011418" />
+ <instance reg_inst= "1" addr="0x0C011428" />
+ <instance reg_inst= "2" addr="0x0C011818" />
+ <instance reg_inst= "3" addr="0x0C011828" />
+ <instance reg_inst= "4" addr="0x0D011418" />
+ <instance reg_inst= "5" addr="0x0D011428" />
+ <instance reg_inst= "6" addr="0x0D011818" />
+ <instance reg_inst= "7" addr="0x0D011828" />
+ <instance reg_inst= "8" addr="0x0E011418" />
+ <instance reg_inst= "9" addr="0x0E011428" />
+ <instance reg_inst="10" addr="0x0E011818" />
+ <instance reg_inst="11" addr="0x0E011828" />
+ <instance reg_inst="12" addr="0x0F011418" />
+ <instance reg_inst="13" addr="0x0F011428" />
+ <instance reg_inst="14" addr="0x0F011818" />
+ <instance reg_inst="15" addr="0x0F011828" />
+ </register>
+
+ <register name="MC_OMI_DL_DLX_INFO">
+ <instance reg_inst= "0" addr="0x0C011419" />
+ <instance reg_inst= "1" addr="0x0C011429" />
+ <instance reg_inst= "2" addr="0x0C011819" />
+ <instance reg_inst= "3" addr="0x0C011829" />
+ <instance reg_inst= "4" addr="0x0D011419" />
+ <instance reg_inst= "5" addr="0x0D011429" />
+ <instance reg_inst= "6" addr="0x0D011819" />
+ <instance reg_inst= "7" addr="0x0D011829" />
+ <instance reg_inst= "8" addr="0x0E011419" />
+ <instance reg_inst= "9" addr="0x0E011429" />
+ <instance reg_inst="10" addr="0x0E011819" />
+ <instance reg_inst="11" addr="0x0E011829" />
+ <instance reg_inst="12" addr="0x0F011419" />
+ <instance reg_inst="13" addr="0x0F011429" />
+ <instance reg_inst="14" addr="0x0F011819" />
+ <instance reg_inst="15" addr="0x0F011829" />
+ </register>
+
+ <register name="MC_OMI_DL_ERR_ACTION">
+ <instance reg_inst= "0" addr="0x0C01141D" />
+ <instance reg_inst= "1" addr="0x0C01142D" />
+ <instance reg_inst= "2" addr="0x0C01181D" />
+ <instance reg_inst= "3" addr="0x0C01182D" />
+ <instance reg_inst= "4" addr="0x0D01141D" />
+ <instance reg_inst= "5" addr="0x0D01142D" />
+ <instance reg_inst= "6" addr="0x0D01181D" />
+ <instance reg_inst= "7" addr="0x0D01182D" />
+ <instance reg_inst= "8" addr="0x0E01141D" />
+ <instance reg_inst= "9" addr="0x0E01142D" />
+ <instance reg_inst="10" addr="0x0E01181D" />
+ <instance reg_inst="11" addr="0x0E01182D" />
+ <instance reg_inst="12" addr="0x0F01141D" />
+ <instance reg_inst="13" addr="0x0F01142D" />
+ <instance reg_inst="14" addr="0x0F01181D" />
+ <instance reg_inst="15" addr="0x0F01182D" />
+ </register>
+
+ <register name="MC_OMI_DL_DEBUG_AID">
+ <instance reg_inst= "0" addr="0x0C01141E" />
+ <instance reg_inst= "1" addr="0x0C01142E" />
+ <instance reg_inst= "2" addr="0x0C01181E" />
+ <instance reg_inst= "3" addr="0x0C01182E" />
+ <instance reg_inst= "4" addr="0x0D01141E" />
+ <instance reg_inst= "5" addr="0x0D01142E" />
+ <instance reg_inst= "6" addr="0x0D01181E" />
+ <instance reg_inst= "7" addr="0x0D01182E" />
+ <instance reg_inst= "8" addr="0x0E01141E" />
+ <instance reg_inst= "9" addr="0x0E01142E" />
+ <instance reg_inst="10" addr="0x0E01181E" />
+ <instance reg_inst="11" addr="0x0E01182E" />
+ <instance reg_inst="12" addr="0x0F01141E" />
+ <instance reg_inst="13" addr="0x0F01142E" />
+ <instance reg_inst="14" addr="0x0F01181E" />
+ <instance reg_inst="15" addr="0x0F01182E" />
+ </register>
+
+ <register name="MC_OMI_DL_CYA_BITS">
+ <instance reg_inst= "0" addr="0x0C01141F" />
+ <instance reg_inst= "1" addr="0x0C01142F" />
+ <instance reg_inst= "2" addr="0x0C01181F" />
+ <instance reg_inst= "3" addr="0x0C01182F" />
+ <instance reg_inst= "4" addr="0x0D01141F" />
+ <instance reg_inst= "5" addr="0x0D01142F" />
+ <instance reg_inst= "6" addr="0x0D01181F" />
+ <instance reg_inst= "7" addr="0x0D01182F" />
+ <instance reg_inst= "8" addr="0x0E01141F" />
+ <instance reg_inst= "9" addr="0x0E01142F" />
+ <instance reg_inst="10" addr="0x0E01181F" />
+ <instance reg_inst="11" addr="0x0E01182F" />
+ <instance reg_inst="12" addr="0x0F01141F" />
+ <instance reg_inst="13" addr="0x0F01142F" />
+ <instance reg_inst="14" addr="0x0F01181F" />
+ <instance reg_inst="15" addr="0x0F01182F" />
+ </register>
+
+ <capture_group node_inst="0:15">
+ <capture_register reg_name="MC_OMI_DL_CONFIG0" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_CONFIG1" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_ERR_MASK" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_ERR_RPT" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_ERR_CAPTURE" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_EDPL_MAX_COUNT" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_STATUS" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_TRAINING_STATUS" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_DLX_CONFIG" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_DLX_INFO" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_ERR_ACTION" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_DEBUG_AID" reg_inst="0:15" />
+ <capture_register reg_name="MC_OMI_DL_CYA_BITS" reg_inst="0:15" />
+ </capture_group>
+
+ <rule attn_type="CS" node_inst="0,2,4,6,8,10,12,14">
+ <!-- FIR & ~MASK & ~ACT0 & ~ACT1 & 0xfffff00000000000-->
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_FIR" value2="0:7"/>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_MASK" value2="0:7"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT0" value2="0:7"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT1" value2="0:7"/>
+ </expr>
+ <expr type="int" value1="0xfffff00000000000" />
+ </expr>
+ </rule>
+
+ <rule attn_type="CS" node_inst="1,3,5,7,9,11,13,15">
+ <!-- (FIR & ~MASK & ~ACT0 & ~ACT1 & 0x00000fffff000000) << 20 -->
+ <expr type="lshift" value1="20">
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_FIR" value2="0:7"/>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_MASK" value2="0:7"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT0" value2="0:7"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT1" value2="0:7"/>
+ </expr>
+ <expr type="int" value1="0x00000fffff000000" />
+ </expr>
+ </expr>
+ </rule>
+
+ <rule attn_type="RE" node_inst="0,2,4,6,8,10,12,14">
+ <!-- FIR & ~MASK & ~ACT0 & ACT1 & 0xfffff00000000000-->
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_FIR" value2="0:7"/>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_MASK" value2="0:7"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT0" value2="0:7"/>
+ </expr>
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT1" value2="0:7"/>
+ <expr type="int" value1="0xfffff00000000000" />
+ </expr>
+ </rule>
+
+ <rule attn_type="RE" node_inst="1,3,5,7,9,11,13,15">
+ <!-- (FIR & ~MASK & ~ACT0 & ACT1 & 0x00000fffff000000) << 20 -->
+ <expr type="lshift" value1="20">
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_FIR" value2="0:7"/>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_MASK" value2="0:7"/>
+ </expr>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT0" value2="0:7"/>
+ </expr>
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT1" value2="0:7"/>
+ <expr type="int" value1="0x00000fffff000000" />
+ </expr>
+ </expr>
+ </rule>
+
+ <rule attn_type="SPA" node_inst="0,2,4,6,8,10,12,14">
+ <!-- FIR & ~MASK & ACT0 & ~ACT1 & 0xfffff00000000000-->
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_FIR" value2="0:7"/>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_MASK" value2="0:7"/>
+ </expr>
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT0" value2="0:7"/>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT1" value2="0:7"/>
+ </expr>
+ <expr type="int" value1="0xfffff00000000000" />
+ </expr>
+ </rule>
+
+ <rule attn_type="SPA" node_inst="1,3,5,7,9,11,13,15">
+ <!-- (FIR & ~MASK & ACT0 & ~ACT1 & 0x00000fffff000000) << 20 -->
+ <expr type="lshift" value1="20">
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_FIR" value2="0:7"/>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_MASK" value2="0:7"/>
+ </expr>
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT0" value2="0:7"/>
+ <expr type="not">
+ <expr type="reg" value1="MC_OMI_DL_FIR_ACT1" value2="0:7"/>
+ </expr>
+ <expr type="int" value1="0x00000fffff000000" />
+ </expr>
+ </expr>
+ </rule>
+
+ <bit pos= "0" child_node="MC_OMI_DL_ERR_RPT" node_inst="0:15">OMI-DL fatal error</bit>
+ <bit pos= "1">OMI-DL UE on data flit</bit>
+ <bit pos= "2">OMI-DL CE on TL flit</bit>
+ <bit pos= "3">OMI-DL detected a CRC error</bit>
+ <bit pos= "4">OMI-DL received a nack</bit>
+ <bit pos= "5">OMI-DL running in degraded mode</bit>
+ <bit pos= "6">OMI-DL parity error detection on a lane</bit>
+ <bit pos= "7">OMI-DL retrained due to no forward progress</bit>
+ <bit pos= "8">OMI-DL remote side initiated a retrain</bit>
+ <bit pos= "9">OMI-DL retrain due to internal error or software</bit>
+ <bit pos="10">OMI-DL threshold reached</bit>
+ <bit pos="11">OMI-DL trained</bit>
+ <bit pos="12">OMI-DL endpoint error bit 0</bit>
+ <bit pos="13">OMI-DL endpoint error bit 1</bit>
+ <bit pos="14">OMI-DL endpoint error bit 2</bit>
+ <bit pos="15">OMI-DL endpoint error bit 3</bit>
+ <bit pos="16">OMI-DL endpoint error bit 4</bit>
+ <bit pos="17">OMI-DL endpoint error bit 5</bit>
+ <bit pos="18">OMI-DL endpoint error bit 6</bit>
+ <bit pos="19">OMI-DL endpoint error bit 7</bit>
+
+</attn_node>
diff --git a/xml/p10/node_mc_omi_dl_err_rpt.xml b/xml/p10/node_mc_omi_dl_err_rpt.xml
new file mode 100644
index 0000000..202784f
--- /dev/null
+++ b/xml/p10/node_mc_omi_dl_err_rpt.xml
@@ -0,0 +1,41 @@
+<?xml version="1.0" encoding="UTF-8"?>
+<attn_node model_ec="P10_10,P10_20" name="MC_OMI_DL_ERR_RPT" reg_type="SCOM">
+
+ <rule attn_type="CS" node_inst="0:15">
+ <!-- REG & 0x0000000000000fff -->
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_ERR_RPT" />
+ <expr type="int" value1="0x0000000000000fff" />
+ </expr>
+ </rule>
+
+ <rule attn_type="RE" node_inst="0:15">
+ <!-- REG & 0x0000000000000fff -->
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_ERR_RPT" />
+ <expr type="int" value1="0x0000000000000fff" />
+ </expr>
+ </rule>
+
+ <rule attn_type="SPA" node_inst="0:15">
+ <!-- REG & 0x0000000000000fff -->
+ <expr type="and">
+ <expr type="reg" value1="MC_OMI_DL_ERR_RPT" />
+ <expr type="int" value1="0x0000000000000fff" />
+ </expr>
+ </rule>
+
+ <bit pos="52">spare</bit>
+ <bit pos="53">flit hammer</bit>
+ <bit pos="54">illegal TX lane reversal request</bit>
+ <bit pos="55">RX receiving slow A</bit>
+ <bit pos="56">RX receiving illegal run length</bit>
+ <bit pos="57">control parity error</bit>
+ <bit pos="58">spare</bit>
+ <bit pos="59">truncated flit from TL</bit>
+ <bit pos="60">illegal run length from TL</bit>
+ <bit pos="61">Ack pointer overflow</bit>
+ <bit pos="62">UE on control flit replay buffer</bit>
+ <bit pos="63">UE on control flit frame buffer</bit>
+
+</attn_node>
diff --git a/xml/p10/node_mc_omi_dl_fir.xml b/xml/p10/node_mc_omi_dl_fir.xml
index 396d0f4..50bcfe8 100644
--- a/xml/p10/node_mc_omi_dl_fir.xml
+++ b/xml/p10/node_mc_omi_dl_fir.xml
@@ -13,66 +13,37 @@
<action attn_type="RE" config="01"/>
<action attn_type="SPA" config="10"/>
</local_fir>
- <bit pos="0">OMI-DL0 fatal_error - see error hold register(54 to 63) for details</bit>
- <bit pos="1">OMI-DL0 UE on data flit - see error hold register(50 to 51) for details</bit>
- <bit pos="2">OMI-DL0 CE on TL flit - see error hold register(48 to 49) for details</bit>
- <bit pos="3">OMI-DL0 detected a CRC error</bit>
- <bit pos="4">OMI-DL0 received a nack</bit>
- <bit pos="5">OMI-DL0 running in degraded mode - see error hold register(44 to 45) for details</bit>
- <bit pos="6">OMI-DL0 parity error detection on a lane - see error hold register(34 to 43) for details</bit>
- <bit pos="7">OMI-DL0 retrained due to no forward progress</bit>
- <bit pos="8">OMI-DL0 remote side initiated a retrain</bit>
- <bit pos="9">OMI-DL0 retrain due to internal error or software initiated - see error hold register(28 to 31) for details</bit>
- <bit pos="10">OMI-DL0 threshold reached - see error hold register(25 to 27) for details</bit>
- <bit pos="11">OMI-DL0 trained</bit>
- <bit pos="12">OMI-DL0 endpoint error bit 0</bit>
- <bit pos="13">OMI-DL0 endpoint error bit 1</bit>
- <bit pos="14">OMI-DL0 endpoint error bit 2</bit>
- <bit pos="15">OMI-DL0 endpoint error bit 3</bit>
- <bit pos="16">OMI-DL0 endpoint error bit 4</bit>
- <bit pos="17">OMI-DL0 endpoint error bit 5</bit>
- <bit pos="18">OMI-DL0 endpoint error bit 6</bit>
- <bit pos="19">OMI-DL0 endpoint error bit 7</bit>
- <bit pos="20">OMI-DL1 fatal_error - see error hold register(54 to 63) for details</bit>
- <bit pos="21">OMI-DL1 UE on data flit - see error hold register(50 to 51) for details</bit>
- <bit pos="22">OMI-DL1 CE on TL flit - see error hold register(48 to 49) for details</bit>
- <bit pos="23">OMI-DL1 detected a CRC error</bit>
- <bit pos="24">OMI-DL1 received a nack</bit>
- <bit pos="25">OMI-DL1 running in degraded mode - see error hold register(44 to 45) for details</bit>
- <bit pos="26">OMI-DL1 parity error detection on a lane - see error hold register(34 to 43) for details</bit>
- <bit pos="27">OMI-DL1 retrained due to no forward progress</bit>
- <bit pos="28">OMI-DL1 remote side initiated a retrain</bit>
- <bit pos="29">OMI-DL1 retrain due to internal error or software initiated - see error hold register(28 to 31) for details</bit>
- <bit pos="30">OMI-DL1 threshold reached - see error hold register(25 to 27) for details</bit>
- <bit pos="31">OMI-DL1 trained</bit>
- <bit pos="32">OMI-DL1 endpoint error bit 0</bit>
- <bit pos="33">OMI-DL1 endpoint error bit 1</bit>
- <bit pos="34">OMI-DL1 endpoint error bit 2</bit>
- <bit pos="35">OMI-DL1 endpoint error bit 3</bit>
- <bit pos="36">OMI-DL1 endpoint error bit 4</bit>
- <bit pos="37">OMI-DL1 endpoint error bit 5</bit>
- <bit pos="38">OMI-DL1 endpoint error bit 6</bit>
- <bit pos="39">OMI-DL1 endpoint error bit 7</bit>
- <bit pos="40">OMI-DL2 unused</bit>
- <bit pos="41">OMI-DL2 unused</bit>
- <bit pos="42">OMI-DL2 unused</bit>
- <bit pos="43">OMI-DL2 unused</bit>
- <bit pos="44">OMI-DL2 unused</bit>
- <bit pos="45">OMI-DL2 unused</bit>
- <bit pos="46">OMI-DL2 unused</bit>
- <bit pos="47">OMI-DL2 unused</bit>
- <bit pos="48">OMI-DL2 unused</bit>
- <bit pos="49">OMI-DL2 unused</bit>
- <bit pos="50">OMI-DL2 unused</bit>
- <bit pos="51">OMI-DL2 unused</bit>
- <bit pos="52">OMI-DL2 unused</bit>
- <bit pos="53">OMI-DL2 unused</bit>
- <bit pos="54">OMI-DL2 unused</bit>
- <bit pos="55">OMI-DL2 unused</bit>
- <bit pos="56">OMI-DL2 unused</bit>
- <bit pos="57">OMI-DL2 unused</bit>
- <bit pos="58">OMI-DL2 unused</bit>
- <bit pos="59">OMI-DL2 unused</bit>
- <bit pos="60">performance monitor wrapped</bit>
+
+ <register name="CMN_CONFIG">
+ <instance reg_inst="0" addr="0x0C01140E" />
+ <instance reg_inst="1" addr="0x0C01180E" />
+ <instance reg_inst="2" addr="0x0D01140E" />
+ <instance reg_inst="3" addr="0x0D01180E" />
+ <instance reg_inst="4" addr="0x0E01140E" />
+ <instance reg_inst="5" addr="0x0E01180E" />
+ <instance reg_inst="6" addr="0x0F01140E" />
+ <instance reg_inst="7" addr="0x0F01180E" />
+ </register>
+
+ <register name="PMU_CNTR">
+ <instance reg_inst="0" addr="0x0C01140F" />
+ <instance reg_inst="1" addr="0x0C01180F" />
+ <instance reg_inst="2" addr="0x0D01140F" />
+ <instance reg_inst="3" addr="0x0D01180F" />
+ <instance reg_inst="4" addr="0x0E01140F" />
+ <instance reg_inst="5" addr="0x0E01180F" />
+ <instance reg_inst="6" addr="0x0F01140F" />
+ <instance reg_inst="7" addr="0x0F01180F" />
+ </register>
+
+ <capture_group node_inst="0:7">
+ <capture_register reg_name="CMN_CONFIG" reg_inst="0:7" />
+ <capture_register reg_name="PMU_CNTR" reg_inst="0:7" />
+ </capture_group>
+
+ <bit pos="0:19" child_node="MC_OMI_DL" node_inst="0,2,4,6,8,10,12,14">OMI-DL0</bit>
+ <bit pos="20:39" child_node="MC_OMI_DL" node_inst="1,3,5,7,9,11,13,15">OMI-DL1</bit>
+ <bit pos="40:59">OMI-DL2</bit>
+ <bit pos="60">Performance monitor wrapped</bit>
<bit pos="61">OMI-DL common FIR Register</bit>
</attn_node>