blob: 845b8971435e1575cf87eca0c0d07bff578872af [file] [log] [blame]
Zane Shelleyabc51c22020-11-09 21:35:35 -06001<?xml version="1.0" encoding="UTF-8"?>
Zane Shelleyf8a726b2020-12-16 21:29:32 -06002<attn_node model_ec="P10_10,P10_20" name="CFIR_N0_CS_RE" reg_type="SCOM">
Zane Shelleyabc51c22020-11-09 21:35:35 -06003 <register name="CFIR_N0_XSTOP">
4 <instance addr="0x02040000" reg_inst="0"/>
5 </register>
6 <register name="CFIR_N0_XSTOP_MASK">
7 <instance addr="0x02040040" reg_inst="0"/>
8 </register>
9 <register name="CFIR_N0_RECOV">
10 <instance addr="0x02040001" reg_inst="0"/>
11 </register>
12 <register name="CFIR_N0_RECOV_MASK">
13 <instance addr="0x02040041" reg_inst="0"/>
14 </register>
15 <rule attn_type="CS" node_inst="0">
16 <expr type="and">
17 <expr type="reg" value1="CFIR_N0_XSTOP"/>
18 <expr type="not">
19 <expr type="reg" value1="CFIR_N0_XSTOP_MASK"/>
20 </expr>
21 <expr type="int" value1="0x0FFFFFFFFFFFFFFF"/>
22 </expr>
23 </rule>
24 <rule attn_type="RE" node_inst="0">
25 <expr type="and">
26 <expr type="reg" value1="CFIR_N0_RECOV"/>
27 <expr type="not">
28 <expr type="reg" value1="CFIR_N0_RECOV_MASK"/>
29 </expr>
30 <expr type="int" value1="0x0FFFFFFFFFFFFFFF"/>
31 </expr>
32 </rule>
33 <bit child_node="N0_LOCAL_FIR" node_inst="0" pos="4">Local FIR</bit>
34 <bit child_node="NMMU_CQ_FIR" node_inst="0" pos="5">PBI CQ FIR Register</bit>
35 <bit child_node="NMMU_FIR" node_inst="0" pos="6">NMMU FIR1 Register</bit>
36 <bit child_node="INT_CQ_FIR" node_inst="0" pos="7">Primary Error Register for INT_CQ. This contains all of the individual errors detected by INT_CQ, plus summary error indicators from VC and PC (see bits 43:63).</bit>
37 <bit child_node="VAS_FIR" node_inst="0" pos="8">Local FIR register for the VAS unit logic</bit>
38 <bit child_node="NX_DMA_ENG_FIR" node_inst="0" pos="9">DMA and Engine Fault Isolation Register</bit>
39 <bit child_node="NX_CQ_FIR" node_inst="0" pos="10">PBI CQ FIR Register</bit>
40 <bit child_node="PCI_NEST_FIR" node_inst="3" pos="13">PCI Nest FIR Register</bit>
41 <bit child_node="PCI_NEST_FIR" node_inst="4" pos="14">PCI Nest FIR Register</bit>
42 <bit child_node="PCI_NEST_FIR" node_inst="5" pos="15">PCI Nest FIR Register</bit>
43</attn_node>