blob: d9dafa5bd99d43ef1ed51e526dc64860d0224eaf [file] [log] [blame]
<?xml version="1.0" encoding="UTF-8"?>
<attn_node model_ec="P10_10,P10_20" name="TP_LOCAL_FIR" reg_type="SCOM">
<local_fir config="W2" name="TP_LOCAL_FIR">
<instance addr="0x01040100" reg_inst="0"/>
<action attn_type="CS" config="000"/>
<action attn_type="RE" config="010"/>
<action attn_type="SPA" config="100"/>
<action attn_type="UCS" config="110"/>
<action attn_type="HA" config="001"/>
</local_fir>
<register name="ROOT_CTRL0">
<instance reg_inst="0" addr="0x00050010" />
</register>
<register name="ROOT_CTRL3">
<instance reg_inst="0" addr="0x00050013" />
</register>
<register name="ROOT_CTRL4">
<instance reg_inst="0" addr="0x00050014" />
</register>
<register name="ROOT_CTRL5">
<instance reg_inst="0" addr="0x00050015" />
</register>
<register name="ROOT_CTRL6">
<instance reg_inst="0" addr="0x00050016" />
</register>
<register name="RCS_SENSE_1">
<instance reg_inst="0" addr="0x0005001D" />
</register>
<register name="RCS_SENSE_2">
<instance reg_inst="0" addr="0x0005001E" />
</register>
<register name="BC_OR_PCBSLV_ERROR">
<instance reg_inst="0" addr="0x470F001F" />
</register>
<register name="PCBSLV_CONFIG">
<!-- One per chiplet -->
<instance reg_inst= "1" addr="0x010F001E" />
<instance reg_inst= "2" addr="0x020F001E" />
<instance reg_inst= "3" addr="0x030F001E" />
<instance reg_inst= "8" addr="0x080F001E" />
<instance reg_inst= "9" addr="0x090F001E" />
<instance reg_inst="12" addr="0x0C0F001E" />
<instance reg_inst="13" addr="0x0D0F001E" />
<instance reg_inst="14" addr="0x0E0F001E" />
<instance reg_inst="15" addr="0x0F0F001E" />
<instance reg_inst="16" addr="0x100F001E" />
<instance reg_inst="17" addr="0x110F001E" />
<instance reg_inst="18" addr="0x120F001E" />
<instance reg_inst="19" addr="0x130F001E" />
<instance reg_inst="24" addr="0x180F001E" />
<instance reg_inst="25" addr="0x190F001E" />
<instance reg_inst="26" addr="0x1A0F001E" />
<instance reg_inst="27" addr="0x1B0F001E" />
<instance reg_inst="28" addr="0x1C0F001E" />
<instance reg_inst="29" addr="0x1D0F001E" />
<instance reg_inst="30" addr="0x1E0F001E" />
<instance reg_inst="31" addr="0x1F0F001E" />
<instance reg_inst="32" addr="0x200F001E" />
<instance reg_inst="33" addr="0x210F001E" />
<instance reg_inst="34" addr="0x220F001E" />
<instance reg_inst="35" addr="0x230F001E" />
<instance reg_inst="36" addr="0x240F001E" />
<instance reg_inst="37" addr="0x250F001E" />
<instance reg_inst="38" addr="0x260F001E" />
<instance reg_inst="39" addr="0x270F001E" />
</register>
<register name="PCBSLV_ERROR">
<!-- One per chiplet -->
<instance reg_inst= "1" addr="0x010F001F" />
<instance reg_inst= "2" addr="0x020F001F" />
<instance reg_inst= "3" addr="0x030F001F" />
<instance reg_inst= "8" addr="0x080F001F" />
<instance reg_inst= "9" addr="0x090F001F" />
<instance reg_inst="12" addr="0x0C0F001F" />
<instance reg_inst="13" addr="0x0D0F001F" />
<instance reg_inst="14" addr="0x0E0F001F" />
<instance reg_inst="15" addr="0x0F0F001F" />
<instance reg_inst="16" addr="0x100F001F" />
<instance reg_inst="17" addr="0x110F001F" />
<instance reg_inst="18" addr="0x120F001F" />
<instance reg_inst="19" addr="0x130F001F" />
<instance reg_inst="24" addr="0x180F001F" />
<instance reg_inst="25" addr="0x190F001F" />
<instance reg_inst="26" addr="0x1A0F001F" />
<instance reg_inst="27" addr="0x1B0F001F" />
<instance reg_inst="28" addr="0x1C0F001F" />
<instance reg_inst="29" addr="0x1D0F001F" />
<instance reg_inst="30" addr="0x1E0F001F" />
<instance reg_inst="31" addr="0x1F0F001F" />
<instance reg_inst="32" addr="0x200F001F" />
<instance reg_inst="33" addr="0x210F001F" />
<instance reg_inst="34" addr="0x220F001F" />
<instance reg_inst="35" addr="0x230F001F" />
<instance reg_inst="36" addr="0x240F001F" />
<instance reg_inst="37" addr="0x250F001F" />
<instance reg_inst="38" addr="0x260F001F" />
<instance reg_inst="39" addr="0x270F001F" />
</register>
<bit pos="0">CFIR - Parity or PCB access error</bit>
<bit pos="1">CPLT_CTRL - PCB access error</bit>
<bit pos="2">CC - PCB access error</bit>
<bit pos="3">CC - Clock Control Error</bit>
<bit pos="4">PSC - PSCOM access error</bit>
<bit pos="5">PSC - internal or ring interface error</bit>
<bit pos="6">THERM - internal error</bit>
<bit pos="7">THERM - pcb error</bit>
<bit pos="8">THERMTRIP - Critical temperature indicator</bit>
<bit pos="9">THERMTRIP - Fatal temperature indicator</bit>
<bit pos="10">VOLTTRIP - Voltage sense error</bit>
<bit pos="11">DBG - scom parity fail</bit>
<bit pos="12">reserved</bit>
<bit pos="13">reserved</bit>
<bit pos="14">reserved</bit>
<bit pos="15">reserved</bit>
<bit pos="16">reserved</bit>
<bit pos="17">reserved</bit>
<bit pos="18">reserved</bit>
<bit pos="19">reserved</bit>
<bit pos="20">Trace00 - scom parity err</bit>
<bit pos="21">ITR - FMU error</bit>
<bit pos="22">ITR - PCB error</bit>
<bit pos="23">PCB Master - timeout</bit>
<bit pos="24">I2CM - Parity errors</bit>
<bit pos="25">TOD - any error</bit>
<bit pos="26">TOD - access error PIB</bit>
<bit pos="27">TOD - Error reported from PHYP</bit>
<bit pos="28" child_node="PLL_UNLOCK">PCB slave error</bit>
<bit pos="29">SBE - PPE int hardware error</bit>
<bit pos="30">SBE - PPE ext hardware error</bit>
<bit pos="31">SBE - PPE code error</bit>
<bit pos="32">SBE - PPE debug code breakpoint</bit>
<bit pos="33">SBE - PPE in halted state</bit>
<bit pos="34">SBE - PPE watchdog timeout</bit>
<bit pos="35">SBE - unused</bit>
<bit pos="36">SBE - unused</bit>
<bit pos="37">SBE - PPE triggers DBG</bit>
<bit pos="38">OTP - SCOM access errors and single ecc correctable</bit>
<bit pos="39">TPIO External Trigger</bit>
<bit pos="40">PCB Master - Multicast group member count underrun (MC misconfig)</bit>
<bit pos="41">PCB Master - Parity ERR</bit>
<bit pos="42" child_node="RCS_OSC_ERROR">RCS OSC error on clk A</bit>
<bit pos="43" child_node="RCS_OSC_ERROR">RCS OSC error on clk B</bit>
<bit pos="44">RCS - Up/down counter A unlock</bit>
<bit pos="45">RCS - Up/down counter B unlock</bit>
<bit pos="46">PIBMEM</bit>
<bit pos="47">PIBMEM</bit>
<bit pos="48">OTP - ECC UE or CE count overflow</bit>
<bit pos="49">Nest DPLL: DCO empty</bit>
<bit pos="50">Nest DPLL: DCO full</bit>
<bit pos="51">Nest DPLL: internal error</bit>
<bit pos="52">PAU DPLL: DCO empty</bit>
<bit pos="53">PAU DPLL: DCO full</bit>
<bit pos="54">PAU DPLL: internal error</bit>
<bit pos="55">SPI Master 0 Err</bit>
<bit pos="56">SPI Master 1 Err</bit>
<bit pos="57">SPI Master 2 Err</bit>
<bit pos="58">SPI Master 3 Err</bit>
<bit pos="59">SPI Master 4 Err</bit>
<bit pos="60">unused</bit>
<bit pos="61">unused</bit>
<bit pos="62">unused</bit>
<bit pos="63">ext_local_xstop</bit>
</attn_node>