blob: 79adfecaa2d1ba5b466e621250e062703b670dab [file] [log] [blame]
Zane Shelleyabc51c22020-11-09 21:35:35 -06001<?xml version="1.0" encoding="UTF-8"?>
Zane Shelleyf8a726b2020-12-16 21:29:32 -06002<attn_node model_ec="P10_10,P10_20" name="PAU_FIR_0" reg_type="SCOM">
Zane Shelleyabc51c22020-11-09 21:35:35 -06003 <local_fir config="" name="PAU_FIR_0">
4 <instance addr="0x10010C00" reg_inst="0"/>
5 <instance addr="0x11010C00" reg_inst="3"/>
6 <instance addr="0x12010C00" reg_inst="4"/>
7 <instance addr="0x12011400" reg_inst="5"/>
8 <instance addr="0x13010C00" reg_inst="6"/>
9 <instance addr="0x13011400" reg_inst="7"/>
10 <action attn_type="CS" config="00"/>
11 <action attn_type="RE" config="01"/>
12 <action attn_type="UCS" config="11"/>
13 </local_fir>
14 <bit pos="0">NTL array CE</bit>
15 <bit pos="1">NTL header array UE</bit>
16 <bit pos="2">NTL data array UE</bit>
17 <bit pos="3">NTL NVLInk Control/Header/AE Parity error</bit>
18 <bit pos="4">NTL NVLink Data Parity error</bit>
Zane Shelleyc781b912021-07-26 17:57:47 -050019 <bit pos="5">NTL NVLink Malformed Packet</bit>
20 <bit pos="6">NTL NVLink Unsupported Packet</bit>
21 <bit pos="7">NTL NVLink Config errors</bit>
Zane Shelleyabc51c22020-11-09 21:35:35 -060022 <bit pos="8">NTL NVLink CRC errors or LMD=Stomp</bit>
Zane Shelleyc781b912021-07-26 17:57:47 -050023 <bit pos="9">NTL PRI errors</bit>
24 <bit pos="10">NTL logic error</bit>
Zane Shelleyabc51c22020-11-09 21:35:35 -060025 <bit pos="11">NTL LMD=Data Poison</bit>
26 <bit pos="12">NTL data array SUE</bit>
27 <bit pos="13">CQ CTL/SM ASBE Array single-bit correctable error</bit>
Zane Shelleyc781b912021-07-26 17:57:47 -050028 <bit pos="14">CQ CTL/SM PBR PowerBus Recoverable</bit>
29 <bit pos="15">CQ CTL/SM REG Register ring error</bit>
30 <bit pos="16">CQ CTL/SM DUE Data Uncorrectable error for MMIO store data</bit>
31 <bit pos="17">CQ CTL/SM UT=1 to frozen PE</bit>
32 <bit pos="18">CQ CTL/SM NCF NVLink configuration error</bit>
33 <bit pos="19">CQ CTL/SM NVF NVLink fatal</bit>
34 <bit pos="20">CQ CTL/SM OCR OpenCAPI Recoverable, Command failed, and brick not fenced.</bit>
35 <bit pos="21">CQ CTL/SM AUE Array uncorrectable error</bit>
36 <bit pos="22">CQ CTL/SM PBP PowerBus parity error</bit>
37 <bit pos="23">CQ CTL/SM PBF PowerBus Fatal</bit>
38 <bit pos="24">CQ CTL/SM PBC PowerBus configuration error</bit>
39 <bit pos="25">CQ CTL/SM FWD Forward-Progress</bit>
40 <bit pos="26">CQ CTL/SM NLG PAU Logic error</bit>
41 <bit pos="27">Cresp=Addr_Error received for a load command</bit>
42 <bit pos="28">Cresp=Addr_Error received for a store command</bit>
43 <bit pos="29">CQ DAT ECC UE on data/BE arrays</bit>
Zane Shelleyabc51c22020-11-09 21:35:35 -060044 <bit pos="30">CQ DAT ECC CE on data/BE arrays</bit>
Zane Shelleyc781b912021-07-26 17:57:47 -050045 <bit pos="31">CQ DAT parity error on data/BE latches</bit>
Zane Shelleyabc51c22020-11-09 21:35:35 -060046 <bit pos="32">CQ DAT parity errors on configuration registers</bit>
47 <bit pos="33">CQ DAT parity errors on received PowerBus rtag</bit>
48 <bit pos="34">CQ DAT parity errors on internal state latches</bit>
Zane Shelleyc781b912021-07-26 17:57:47 -050049 <bit pos="35">CQ DAT logic error</bit>
50 <bit pos="36">CQ DAT ECC SUE on data/BE arrays</bit>
51 <bit pos="37">CQ DAT ECC SUE on PB receive data</bit>
Zane Shelleyabc51c22020-11-09 21:35:35 -060052 <bit pos="38">CQ DAT Reserved, macro bit 9</bit>
53 <bit pos="39">CQ DAT Reserved, macro bit 10</bit>
54 <bit pos="40">XTS internal logic error</bit>
55 <bit pos="41">XTS correctable errors in XTS internal SRAM</bit>
56 <bit pos="42">XTS uncorrectable errors in XTS internal SRAM</bit>
57 <bit pos="43">XTS correctable error on incoming stack transactions</bit>
58 <bit pos="44">XTS uncorrectable/protocol errors on incoming stack transaction</bit>
59 <bit pos="45">XTS protocol errors on incoming PBUS transaction</bit>
60 <bit pos="46">XTS Translate Request Fail</bit>
61 <bit pos="47">XTS informational fir that is set when the snooper retries a rpt_hang.check or rpt_hang.poll command.</bit>
62 <bit pos="48">XTS Reserved, macro bit 8</bit>
63 <bit pos="49">XTS Reserved, macro bit 9</bit>
64 <bit pos="50">XTS Reserved, macro bit 10</bit>
65 <bit pos="51">XTS Reserved, macro bit 11</bit>
66 <bit pos="52">XTS Reserved, macro bit 12</bit>
67 <bit pos="53">XTS Reserved, macro bit 13</bit>
68 <bit pos="54">XTS Reserved, macro bit 14</bit>
69 <bit pos="55">XTS Reserved, macro bit 15</bit>
70 <bit pos="56">XTS Reserved, macro bit 16</bit>
71 <bit pos="57">XTS Reserved, macro bit 17</bit>
72 <bit pos="58">XTS Reserved, macro bit 18</bit>
73 <bit pos="59">AME Reserved, interrupt</bit>
74 <bit pos="60">AME data ECC UE</bit>
75 <bit pos="61">AME data SUE</bit>
76 <bit pos="62">Unused FIR</bit>
77 <bit pos="63">Unused FIR</bit>
78</attn_node>