blob: 396d0f468b0a059c4632fc50bfd22dc95a0135e9 [file] [log] [blame]
Zane Shelleyabc51c22020-11-09 21:35:35 -06001<?xml version="1.0" encoding="UTF-8"?>
Zane Shelleyf8a726b2020-12-16 21:29:32 -06002<attn_node model_ec="P10_10,P10_20" name="MC_OMI_DL_FIR" reg_type="SCOM">
Zane Shelleyabc51c22020-11-09 21:35:35 -06003 <local_fir config="W" name="MC_OMI_DL_FIR">
4 <instance addr="0x0C011400" reg_inst="0"/>
5 <instance addr="0x0C011800" reg_inst="1"/>
6 <instance addr="0x0D011400" reg_inst="2"/>
7 <instance addr="0x0D011800" reg_inst="3"/>
8 <instance addr="0x0E011400" reg_inst="4"/>
9 <instance addr="0x0E011800" reg_inst="5"/>
10 <instance addr="0x0F011400" reg_inst="6"/>
11 <instance addr="0x0F011800" reg_inst="7"/>
12 <action attn_type="CS" config="00"/>
13 <action attn_type="RE" config="01"/>
14 <action attn_type="SPA" config="10"/>
15 </local_fir>
16 <bit pos="0">OMI-DL0 fatal_error - see error hold register(54 to 63) for details</bit>
17 <bit pos="1">OMI-DL0 UE on data flit - see error hold register(50 to 51) for details</bit>
18 <bit pos="2">OMI-DL0 CE on TL flit - see error hold register(48 to 49) for details</bit>
19 <bit pos="3">OMI-DL0 detected a CRC error</bit>
20 <bit pos="4">OMI-DL0 received a nack</bit>
21 <bit pos="5">OMI-DL0 running in degraded mode - see error hold register(44 to 45) for details</bit>
22 <bit pos="6">OMI-DL0 parity error detection on a lane - see error hold register(34 to 43) for details</bit>
23 <bit pos="7">OMI-DL0 retrained due to no forward progress</bit>
24 <bit pos="8">OMI-DL0 remote side initiated a retrain</bit>
25 <bit pos="9">OMI-DL0 retrain due to internal error or software initiated - see error hold register(28 to 31) for details</bit>
26 <bit pos="10">OMI-DL0 threshold reached - see error hold register(25 to 27) for details</bit>
27 <bit pos="11">OMI-DL0 trained</bit>
28 <bit pos="12">OMI-DL0 endpoint error bit 0</bit>
29 <bit pos="13">OMI-DL0 endpoint error bit 1</bit>
30 <bit pos="14">OMI-DL0 endpoint error bit 2</bit>
31 <bit pos="15">OMI-DL0 endpoint error bit 3</bit>
32 <bit pos="16">OMI-DL0 endpoint error bit 4</bit>
33 <bit pos="17">OMI-DL0 endpoint error bit 5</bit>
34 <bit pos="18">OMI-DL0 endpoint error bit 6</bit>
35 <bit pos="19">OMI-DL0 endpoint error bit 7</bit>
36 <bit pos="20">OMI-DL1 fatal_error - see error hold register(54 to 63) for details</bit>
37 <bit pos="21">OMI-DL1 UE on data flit - see error hold register(50 to 51) for details</bit>
38 <bit pos="22">OMI-DL1 CE on TL flit - see error hold register(48 to 49) for details</bit>
39 <bit pos="23">OMI-DL1 detected a CRC error</bit>
40 <bit pos="24">OMI-DL1 received a nack</bit>
41 <bit pos="25">OMI-DL1 running in degraded mode - see error hold register(44 to 45) for details</bit>
42 <bit pos="26">OMI-DL1 parity error detection on a lane - see error hold register(34 to 43) for details</bit>
43 <bit pos="27">OMI-DL1 retrained due to no forward progress</bit>
44 <bit pos="28">OMI-DL1 remote side initiated a retrain</bit>
45 <bit pos="29">OMI-DL1 retrain due to internal error or software initiated - see error hold register(28 to 31) for details</bit>
46 <bit pos="30">OMI-DL1 threshold reached - see error hold register(25 to 27) for details</bit>
47 <bit pos="31">OMI-DL1 trained</bit>
48 <bit pos="32">OMI-DL1 endpoint error bit 0</bit>
49 <bit pos="33">OMI-DL1 endpoint error bit 1</bit>
50 <bit pos="34">OMI-DL1 endpoint error bit 2</bit>
51 <bit pos="35">OMI-DL1 endpoint error bit 3</bit>
52 <bit pos="36">OMI-DL1 endpoint error bit 4</bit>
53 <bit pos="37">OMI-DL1 endpoint error bit 5</bit>
54 <bit pos="38">OMI-DL1 endpoint error bit 6</bit>
55 <bit pos="39">OMI-DL1 endpoint error bit 7</bit>
56 <bit pos="40">OMI-DL2 unused</bit>
57 <bit pos="41">OMI-DL2 unused</bit>
58 <bit pos="42">OMI-DL2 unused</bit>
59 <bit pos="43">OMI-DL2 unused</bit>
60 <bit pos="44">OMI-DL2 unused</bit>
61 <bit pos="45">OMI-DL2 unused</bit>
62 <bit pos="46">OMI-DL2 unused</bit>
63 <bit pos="47">OMI-DL2 unused</bit>
64 <bit pos="48">OMI-DL2 unused</bit>
65 <bit pos="49">OMI-DL2 unused</bit>
66 <bit pos="50">OMI-DL2 unused</bit>
67 <bit pos="51">OMI-DL2 unused</bit>
68 <bit pos="52">OMI-DL2 unused</bit>
69 <bit pos="53">OMI-DL2 unused</bit>
70 <bit pos="54">OMI-DL2 unused</bit>
71 <bit pos="55">OMI-DL2 unused</bit>
72 <bit pos="56">OMI-DL2 unused</bit>
73 <bit pos="57">OMI-DL2 unused</bit>
74 <bit pos="58">OMI-DL2 unused</bit>
75 <bit pos="59">OMI-DL2 unused</bit>
76 <bit pos="60">performance monitor wrapped</bit>
77 <bit pos="61">OMI-DL common FIR Register</bit>
78</attn_node>