blob: f144c63a7b53f433b449507658c8451c651cfd99 [file] [log] [blame]
Patrick Williams864cc432023-02-09 14:54:44 -06001From aef33222f500c91badd301aecefd153c6d0eb834 Mon Sep 17 00:00:00 2001
Patrick Williams8dd68482022-10-04 07:57:18 -05002From: Emekcan <emekcan.aras@arm.com>
3Date: Mon, 12 Sep 2022 15:47:06 +0100
Patrick Williams864cc432023-02-09 14:54:44 -06004Subject: [PATCH 23/27] Add mhu and rpmsg client to u-boot device tree
Patrick Williams8dd68482022-10-04 07:57:18 -05005
6Adds external system controller and mhu driver to u-boot
7device tree. This enables communication between host and
8the external system.
9
10Signed-off-by: Emekcan Aras <Emekcan.Aras@arm.com>
11Upstream-Status: Pending [Not submitted to upstream yet]
Patrick Williams864cc432023-02-09 14:54:44 -060012Signed-off-by: Rui Miguel Silva <rui.silva@linaro.org>
Patrick Williams8dd68482022-10-04 07:57:18 -050013---
Andrew Geisslerea144b032023-01-27 16:03:57 -060014 arch/arm/dts/corstone1000.dtsi | 50 ++++++++++++++++++++++++++++++++++
Patrick Williams8dd68482022-10-04 07:57:18 -050015 1 file changed, 50 insertions(+)
16
17diff --git a/arch/arm/dts/corstone1000.dtsi b/arch/arm/dts/corstone1000.dtsi
Patrick Williams864cc432023-02-09 14:54:44 -060018index 2c7185e1391a..61e0c33247ce 100644
Patrick Williams8dd68482022-10-04 07:57:18 -050019--- a/arch/arm/dts/corstone1000.dtsi
20+++ b/arch/arm/dts/corstone1000.dtsi
21@@ -161,6 +161,56 @@
22 status = "disabled";
23 };
24
25+ mbox_es0mhu0_tx: mhu@1b000000 {
26+ compatible = "arm,mhuv2-tx","arm,primecell";
27+ reg = <0x1b000000 0x1000>;
28+ clocks = <&refclk100mhz>;
29+ clock-names = "apb_pclk";
30+ interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
31+ #mbox-cells = <2>;
32+ arm,mhuv2-protocols = <1 1>;
33+ mbox-name = "arm-es0-mhu0_tx";
34+ };
35+
36+ mbox_es0mhu0_rx: mhu@1b010000 {
37+ compatible = "arm,mhuv2-rx","arm,primecell";
38+ reg = <0x1b010000 0x1000>;
39+ clocks = <&refclk100mhz>;
40+ clock-names = "apb_pclk";
41+ interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
42+ #mbox-cells = <2>;
43+ arm,mhuv2-protocols = <1 1>;
44+ mbox-name = "arm-es0-mhu0_rx";
45+ };
46+
47+ mbox_es0mhu1_tx: mhu@1b020000 {
48+ compatible = "arm,mhuv2-tx","arm,primecell";
49+ reg = <0x1b020000 0x1000>;
50+ clocks = <&refclk100mhz>;
51+ clock-names = "apb_pclk";
52+ interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
53+ #mbox-cells = <2>;
54+ arm,mhuv2-protocols = <1 1>;
55+ mbox-name = "arm-es0-mhu1_tx";
56+ };
57+
58+ mbox_es0mhu1_rx: mhu@1b030000 {
59+ compatible = "arm,mhuv2-rx","arm,primecell";
60+ reg = <0x1b030000 0x1000>;
61+ clocks = <&refclk100mhz>;
62+ clock-names = "apb_pclk";
63+ interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
64+ #mbox-cells = <2>;
65+ arm,mhuv2-protocols = <1 1>;
66+ mbox-name = "arm-es0-mhu1_rx";
67+ };
68+
69+ client {
70+ compatible = "arm,client";
71+ mboxes = <&mbox_es0mhu0_tx 0 0>, <&mbox_es0mhu1_tx 0 0>, <&mbox_es0mhu0_rx 0 0>, <&mbox_es0mhu1_rx 0 0>;
72+ mbox-names = "es0mhu0_tx", "es0mhu1_tx", "es0mhu0_rx", "es0mhu1_rx";
73+ };
74+
75 extsys0: extsys@1A010310 {
76 compatible = "arm,extsys_ctrl";
77 reg = <0x1A010310 0x4>,
78--
Patrick Williams864cc432023-02-09 14:54:44 -0600792.39.1
Patrick Williams8dd68482022-10-04 07:57:18 -050080