Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 1 | <?xml version="1.0" encoding="UTF-8"?> |
Zane Shelley | f8a726b | 2020-12-16 21:29:32 -0600 | [diff] [blame] | 2 | <attn_node model_ec="P10_10,P10_20" name="CFIR_EQ_SPA" reg_type="SCOM"> |
Zane Shelley | 4aebf40 | 2021-09-22 17:34:30 -0500 | [diff] [blame] | 3 | <register name="CFIR_EQ_SPA"> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 4 | <instance addr="0x20040002" reg_inst="0"/> |
| 5 | <instance addr="0x21040002" reg_inst="1"/> |
| 6 | <instance addr="0x22040002" reg_inst="2"/> |
| 7 | <instance addr="0x23040002" reg_inst="3"/> |
| 8 | <instance addr="0x24040002" reg_inst="4"/> |
| 9 | <instance addr="0x25040002" reg_inst="5"/> |
| 10 | <instance addr="0x26040002" reg_inst="6"/> |
| 11 | <instance addr="0x27040002" reg_inst="7"/> |
| 12 | </register> |
Zane Shelley | 4aebf40 | 2021-09-22 17:34:30 -0500 | [diff] [blame] | 13 | <register name="CFIR_EQ_SPA_MASK"> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 14 | <instance addr="0x20040042" reg_inst="0"/> |
| 15 | <instance addr="0x21040042" reg_inst="1"/> |
| 16 | <instance addr="0x22040042" reg_inst="2"/> |
| 17 | <instance addr="0x23040042" reg_inst="3"/> |
| 18 | <instance addr="0x24040042" reg_inst="4"/> |
| 19 | <instance addr="0x25040042" reg_inst="5"/> |
| 20 | <instance addr="0x26040042" reg_inst="6"/> |
| 21 | <instance addr="0x27040042" reg_inst="7"/> |
| 22 | </register> |
| 23 | <rule attn_type="SPA" node_inst="0:7"> |
| 24 | <expr type="and"> |
Zane Shelley | 4aebf40 | 2021-09-22 17:34:30 -0500 | [diff] [blame] | 25 | <expr type="reg" value1="CFIR_EQ_SPA"/> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 26 | <expr type="not"> |
Zane Shelley | 4aebf40 | 2021-09-22 17:34:30 -0500 | [diff] [blame] | 27 | <expr type="reg" value1="CFIR_EQ_SPA_MASK"/> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 28 | </expr> |
| 29 | <expr type="int" value1="0x0FFFFFFFFFFFFFFF"/> |
| 30 | </expr> |
| 31 | </rule> |
Zane Shelley | 9411933 | 2021-09-22 15:00:43 -0500 | [diff] [blame] | 32 | <bit child_node="EQ_LOCAL_FIR" node_inst="0,1,2,3,4,5,6,7" pos="4">Attention from EQ_LOCAL_FIR</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 33 | <!-- NOTE: Attentions routed to this node from the EQ_SPATTN registers |
| 34 | depend if the cores are configured in Normal or Fused Core mode. |
| 35 | Therefore the core thread state must be queried first. --> |
| 36 | <bit child_node="EQ_CORE_THREAD_STATE" node_inst="0,4,8,12,16,20,24,28" pos="5:8">Core Special Attention Register</bit> |
| 37 | <bit child_node="EQ_CORE_THREAD_STATE" node_inst="1,5,9,13,17,21,25,29" pos="9:12">Core Special Attention Register</bit> |
| 38 | <bit child_node="EQ_CORE_THREAD_STATE" node_inst="2,6,10,14,18,22,26,30" pos="13:16">Core Special Attention Register</bit> |
| 39 | <bit child_node="EQ_CORE_THREAD_STATE" node_inst="3,7,11,15,19,23,27,31" pos="17:20">Core Special Attention Register</bit> |
| 40 | </attn_node> |