blob: 7178c3730c34d09abc69d8624db23a73470f4e50 [file] [log] [blame]
Zane Shelleyabc51c22020-11-09 21:35:35 -06001<?xml version="1.0" encoding="UTF-8"?>
Zane Shelleyf8a726b2020-12-16 21:29:32 -06002<attn_node model_ec="P10_10,P10_20" name="MC_MISC_FIR" reg_type="SCOM">
Zane Shelleyabc51c22020-11-09 21:35:35 -06003 <local_fir config="W2" name="MC_MISC_FIR">
4 <instance addr="0x0C010F00" reg_inst="0"/>
5 <instance addr="0x0D010F00" reg_inst="1"/>
6 <instance addr="0x0E010F00" reg_inst="2"/>
7 <instance addr="0x0F010F00" reg_inst="3"/>
8 <action attn_type="CS" config="000"/>
9 <action attn_type="RE" config="010"/>
10 <action attn_type="SPA" config="100"/>
11 <action attn_type="UCS" config="110"/>
12 <action attn_type="HA" config="001"/>
13 </local_fir>
14 <bit pos="0">WAT Debug Bus Attention. This is a way for the WAT debug bus to trigger an attention.</bit>
15 <bit pos="1">SCOM DBGSRC Register parity Error. Indicates that control register for Debug logic has taken a parity error.</bit>
16 <bit pos="2">SCOM Recoverable Register Parity Error. This bit is set when a recoverable parity error on SCOM registers AACR or MCDBG_SCOM_CFG takes place. These register errors are config-related, unable to corrupt data or mainline.</bit>
17 <bit pos="3">Spare fir; hooked up to the parity error dectect of the SPARE scom register</bit>
18 <bit pos="4">Indicates that an application interrupt was received from the OCMB on</bit>
19 <bit pos="5">Indicates that an application interrupt was received from the OCMB on</bit>
20 <bit pos="6">Indicates that an application interrupt was received from the OCMB on</bit>
21 <bit pos="7">Indicates that an application interrupt was received from the OCMB on</bit>
22 <bit pos="8">Parity Error taken on MCEBUSEN[0,1,2,3] regs.</bit>
23 <bit pos="9">Parity Error taken on WAT* Regs.</bit>
24 <bit pos="10">Reserved Fir Bit 10.</bit>
25 <bit pos="11">Reserved Fir Bit 11.</bit>
26</attn_node>