Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 1 | <?xml version="1.0" encoding="UTF-8"?> |
Zane Shelley | f8a726b | 2020-12-16 21:29:32 -0600 | [diff] [blame] | 2 | <attn_node model_ec="P10_10,P10_20" name="PAU_FIR_1" reg_type="SCOM"> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 3 | <local_fir config="" name="PAU_FIR_1"> |
| 4 | <instance addr="0x10010C40" reg_inst="0"/> |
| 5 | <instance addr="0x11010C40" reg_inst="3"/> |
| 6 | <instance addr="0x12010C40" reg_inst="4"/> |
| 7 | <instance addr="0x12011440" reg_inst="5"/> |
| 8 | <instance addr="0x13010C40" reg_inst="6"/> |
| 9 | <instance addr="0x13011440" reg_inst="7"/> |
| 10 | <action attn_type="CS" config="00"/> |
| 11 | <action attn_type="RE" config="01"/> |
| 12 | <action attn_type="UCS" config="11"/> |
| 13 | </local_fir> |
| 14 | <bit pos="0">NDL Brick0 stall</bit> |
| 15 | <bit pos="1">NDL Brick0 nostall</bit> |
| 16 | <bit pos="2">NDL Brick1 stall</bit> |
| 17 | <bit pos="3">NDL Brick1 nostall</bit> |
| 18 | <bit pos="4">NDL Brick2 stall</bit> |
| 19 | <bit pos="5">NDL Brick2 nostall</bit> |
| 20 | <bit pos="6">NDL Brick3 stall</bit> |
| 21 | <bit pos="7">NDL Brick3 nostall</bit> |
| 22 | <bit pos="8">NDL Brick4 stall</bit> |
| 23 | <bit pos="9">NDL Brick4 nostall</bit> |
| 24 | <bit pos="10">NDL Brick5 stall</bit> |
| 25 | <bit pos="11">NDL Brick5 nostall</bit> |
Zane Shelley | c781b91 | 2021-07-26 17:57:47 -0500 | [diff] [blame] | 26 | <bit pos="12">MISC Register ring error</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 27 | <bit pos="13">MISC Parity error from interrupt base real address register</bit> |
| 28 | <bit pos="14">MISC Parity error on Indirect SCOM Address register</bit> |
| 29 | <bit pos="15">MISC Parity error on MISC Control register</bit> |
| 30 | <bit pos="16">FIR1 Reserved, bit 16</bit> |
Zane Shelley | c781b91 | 2021-07-26 17:57:47 -0500 | [diff] [blame] | 31 | <bit pos="17">ATS Invalid TVT entry</bit> |
| 32 | <bit pos="18">ATS TVT Address range error</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 33 | <bit pos="19">ATS TCE Page access error during TCE cache lookup</bit> |
| 34 | <bit pos="20">ATS Effective Address hit multiple TCE cache entries</bit> |
| 35 | <bit pos="21">ATS TCE Page access error during TCE table-walk</bit> |
| 36 | <bit pos="22">ATS Timeout on TCE tree walk</bit> |
| 37 | <bit pos="23">ATS Parity error on TCE cache directory array</bit> |
| 38 | <bit pos="24">ATS Parity error on TCE cache data array</bit> |
| 39 | <bit pos="25">ATS ECC UE on Effective Address array</bit> |
| 40 | <bit pos="26">ATS ECC CE on Effective Address array</bit> |
Zane Shelley | c781b91 | 2021-07-26 17:57:47 -0500 | [diff] [blame] | 41 | <bit pos="27">ATS ECC UE on TDRmem array</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 42 | <bit pos="28">ATS ECC CE on TDRmem array</bit> |
| 43 | <bit pos="29">ATS ECC UE on CQ CTL DMA Read data to TDR_mem array during table-walk</bit> |
| 44 | <bit pos="30">ATS ECC CE on CQ CTL DMA Read data to TDR_mem array during table-walk</bit> |
| 45 | <bit pos="31">ATS Parity error on TVT entry</bit> |
| 46 | <bit pos="32">ATS Parity error on IODA Address Register</bit> |
| 47 | <bit pos="33">ATS Parity error on ATS Control Register</bit> |
| 48 | <bit pos="34">ATS Parity error on ATS Timeout Control register</bit> |
| 49 | <bit pos="35">ATS Invalid IODA Table Address Register Table Select entry</bit> |
| 50 | <bit pos="36">ATS Reserved, macro bit 19</bit> |
| 51 | <bit pos="37">kill xlate epoch timeout.</bit> |
| 52 | <bit pos="38">XSL Reserved, macro bit 19.</bit> |
| 53 | <bit pos="39">XSL Reserved, macro bit 20.</bit> |
| 54 | <bit pos="40">XSL Reserved, macro bit 21.</bit> |
| 55 | <bit pos="41">XSL Reserved, macro bit 22.</bit> |
| 56 | <bit pos="42">XSL Reserved, macro bit 23.</bit> |
| 57 | <bit pos="43">XSL Reserved, macro bit 24.</bit> |
| 58 | <bit pos="44">XSL Reserved, macro bit 25.</bit> |
| 59 | <bit pos="45">XSL Reserved, macro bit 26.</bit> |
| 60 | <bit pos="46">XSL Reserved, macro bit 27.</bit> |
| 61 | <bit pos="47">NDL Brick6 stall</bit> |
| 62 | <bit pos="48">NDL Brick6 nostall</bit> |
| 63 | <bit pos="49">NDL Brick7 stall</bit> |
| 64 | <bit pos="50">NDL Brick7 nostall</bit> |
| 65 | <bit pos="51">NDL Brick8 stall</bit> |
| 66 | <bit pos="52">NDL Brick8 nostall</bit> |
| 67 | <bit pos="53">NDL Brick9 stall</bit> |
| 68 | <bit pos="54">NDL Brick9 nostall</bit> |
| 69 | <bit pos="55">NDL Brick10 stall</bit> |
| 70 | <bit pos="56">NDL Brick10 nostall</bit> |
| 71 | <bit pos="57">NDL Brick11 stall</bit> |
| 72 | <bit pos="58">NDL Brick11 nostall</bit> |
| 73 | <bit pos="59">AME ECC CE</bit> |
| 74 | <bit pos="60">MISC Pervasive SCOM satellite signaled internal FSM error (ring 0, sat 0)</bit> |
| 75 | <bit pos="61">MISC Pervasive SCOM satellite signaled internal FSM error (ring 0, sat 1)</bit> |
| 76 | <bit pos="62">Unused FIR</bit> |
| 77 | <bit pos="63">Unused FIR</bit> |
| 78 | </attn_node> |