Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 1 | <?xml version="1.0" encoding="UTF-8"?> |
Zane Shelley | f8a726b | 2020-12-16 21:29:32 -0600 | [diff] [blame^] | 2 | <attn_node model_ec="P10_10,P10_20" name="PCI_ETU_FIR" reg_type="SCOM"> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 3 | <local_fir config="W" name="PCI_ETU_FIR"> |
| 4 | <instance addr="0x08010908" reg_inst="0"/> |
| 5 | <instance addr="0x08010948" reg_inst="1"/> |
| 6 | <instance addr="0x08010988" reg_inst="2"/> |
| 7 | <instance addr="0x09010908" reg_inst="3"/> |
| 8 | <instance addr="0x09010948" reg_inst="4"/> |
| 9 | <instance addr="0x09010988" reg_inst="5"/> |
| 10 | <action attn_type="CS" config="00"/> |
| 11 | <action attn_type="RE" config="01"/> |
| 12 | </local_fir> |
| 13 | <bit pos="0">See Outbound Error Status Register, bit 0 for details.</bit> |
| 14 | <bit pos="1">See Outbound Error Status Register, bit 1/2 for details.</bit> |
| 15 | <bit pos="2">See Outbound Error Status Register, bit 3/8 for details.</bit> |
| 16 | <bit pos="3">See Outbound Error Status Register, bit 28 for details.</bit> |
| 17 | <bit pos="4">See Outbound Error Status Register, bit 4/5/9/10/11/14/15 for details.</bit> |
| 18 | <bit pos="5">ETU FIR Register</bit> |
| 19 | <bit pos="6">See Outbound Error Status Register, bit 6 for details.</bit> |
| 20 | <bit pos="7">See Outbound Error Status Register, bit 13/22 for details.</bit> |
| 21 | <bit pos="8">See Outbound Error Status Register, bit 23/37/38/40/43/44/45/47/48/49 for details.</bit> |
| 22 | <bit pos="9">See Outbound Error Status Register, bit 50/51/52 for details.</bit> |
| 23 | <bit pos="10">See Outbound Error Status Register, bit 19/20/21/53/54/55 for details.</bit> |
| 24 | <bit pos="11">See Outbound Error Status Register, bit 16 for details.</bit> |
| 25 | <bit pos="12">See Outbound Error Status Register, bit 17 for details.</bit> |
| 26 | <bit pos="13">See Outbound Error Status Register, bit 18 for details.</bit> |
| 27 | <bit pos="14">See Outbound Error Status Register, bit 56/57 for details.</bit> |
| 28 | <bit pos="15">See Outbound Error Status Register, bit 17 for details.</bit> |
| 29 | <bit pos="16">See RSB Error Status Register, bit 00 for details.</bit> |
| 30 | <bit pos="17">See RSB Error Status Register, bit 2/3/5 for details.</bit> |
| 31 | <bit pos="18">See RSB Error Status Register, bit 1/4 for details.</bit> |
| 32 | <bit pos="19">See RSB Error Status Register, bit 9/10 for details.</bit> |
| 33 | <bit pos="20">See RSB Error Status Register, bit 8 for details.</bit> |
| 34 | <bit pos="21">See RSB Error Status Register, bit 7 for details.</bit> |
| 35 | <bit pos="22">See RSB Error Status Register, bit 6 for details.</bit> |
| 36 | <bit pos="23">See RSB Error Status Register, bit 13/14 for details.</bit> |
| 37 | <bit pos="24">See RSB Error Status Register, bit 12 for details.</bit> |
| 38 | <bit pos="25">See Outbound Error Status Register, bit 11 for details.</bit> |
| 39 | <bit pos="26">See Outbound Error Status Register, bit 15/27 for details.</bit> |
| 40 | <bit pos="27">See RSB Error Status Register, bit 17/19 for details.</bit> |
| 41 | <bit pos="28">See RSB Error Status Register, bit 16/18 for details.</bit> |
| 42 | <bit pos="29">See RSB Error Status Register, bit 30/31 for details.</bit> |
| 43 | <bit pos="30">See RSB Error Status Register, bit 28/29 for details.</bit> |
| 44 | <bit pos="31">See RSB Error Status Register, bit 24/25/26 for details.</bit> |
| 45 | <bit pos="32">See ARB Error Status Register, bit 33 for details.</bit> |
| 46 | <bit pos="33">See ARB Error Status Register, bit 27 for details.</bit> |
| 47 | <bit pos="34">See ARB Error Status Register, bit 02/03 for details.</bit> |
| 48 | <bit pos="35">See ARB Error Status Register, bit 26/28 for details.</bit> |
| 49 | <bit pos="36">See ARB Error Status Register, bit 57 for details.</bit> |
| 50 | <bit pos="37">See ARB Error Status Register, bit 58 for details.</bit> |
| 51 | <bit pos="38">See ARB Error Status Register, bit 59 for details.</bit> |
| 52 | <bit pos="39">See Outbound Error Status Register, bit 39 for details.</bit> |
| 53 | <bit pos="40">See ARB Error Status Register, bit 4/7/8/9/10/11/12/13/14/15/16/17/18/22/23/36/37/38/42/43/44/45/46/47/48/59/55/56 for details.</bit> |
| 54 | <bit pos="41">See ARB Error Status Register, bit 32/41 for details.</bit> |
| 55 | <bit pos="42">See ARB Error Status Register, bit 00/01/19 for details.</bit> |
| 56 | <bit pos="43">See ARB Error Status Register, bit 34/35 for details.</bit> |
| 57 | <bit pos="44">See ARB Error Status Register, bit 5/20/25/29 for details.</bit> |
| 58 | <bit pos="45">See ARB Error Status Register, bit 6/26/30/31 for details.</bit> |
| 59 | <bit pos="46">See ARB Error Status Register, bit 24 for details.</bit> |
| 60 | <bit pos="47">See ARB Error Status Register, bit 40 for details.</bit> |
| 61 | <bit pos="48">See MRG Error Status Register, bit 08-16/22/23/26/28/30-37/40-50 for details.</bit> |
| 62 | <bit pos="49">See MRG Error Status Register, bit 51 for details.</bit> |
| 63 | <bit pos="50">See MRG Error Status Register, bit 40/56/58/60 for details.</bit> |
| 64 | <bit pos="51">See MRG Error Status Register, bit 41/57/59/61 for details.</bit> |
| 65 | <bit pos="52">See MRG Error Status Register, bit 24 for details.</bit> |
| 66 | <bit pos="53">See MRG Error Status Register, bit 17/18 for details.</bit> |
| 67 | <bit pos="54">ETU FIR Register</bit> |
| 68 | <bit pos="55">ETU FIR Register</bit> |
| 69 | <bit pos="56">See TCE Error Status Register, bit 01/02 for details.</bit> |
| 70 | <bit pos="57">See TCE Error Status Register, bit 08 for details.</bit> |
| 71 | <bit pos="58">See TCE Error Status Register, bit 13 for details.</bit> |
| 72 | <bit pos="59">See TCE Error Status Register for details.</bit> |
| 73 | <bit pos="60">See TCE Error Status Register, bit 09/11/25/27 for details.</bit> |
| 74 | <bit pos="61">See TCE Error Status Register, bit 10/12/26/28 for details.</bit> |
| 75 | <bit pos="62">ETU FIR Register</bit> |
| 76 | <bit pos="63">FIR Internal Parity Error.</bit> |
| 77 | </attn_node> |