Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 1 | <?xml version="1.0" encoding="UTF-8"?> |
Zane Shelley | f8a726b | 2020-12-16 21:29:32 -0600 | [diff] [blame] | 2 | <attn_node model_ec="P10_10,P10_20" name="OCC_FIR" reg_type="SCOM"> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 3 | <local_fir config="" name="OCC_FIR"> |
| 4 | <instance addr="0x01010800" reg_inst="0"/> |
| 5 | <action attn_type="CS" config="00"/> |
| 6 | <action attn_type="RE" config="01"/> |
| 7 | </local_fir> |
Zane Shelley | 9afb3f1 | 2021-10-07 16:03:04 -0500 | [diff] [blame] | 8 | <register name="OCC_SCOM_ERR_RPT"> |
| 9 | <instance addr="0x0101080A" reg_inst="0"/> |
| 10 | </register> |
| 11 | <register name="OCC_SCOM_ERR_RPT2"> |
| 12 | <instance addr="0x0101080B" reg_inst="0"/> |
| 13 | </register> |
| 14 | <capture_group node_inst="0"> |
| 15 | <capture_register reg_inst="0" reg_name="OCC_SCOM_ERR_RPT" /> |
| 16 | <capture_register reg_inst="0" reg_name="OCC_SCOM_ERR_RPT2" /> |
| 17 | </capture_group> |
| 18 | <bit pos="0">OCC_FW0</bit> |
| 19 | <bit pos="1">OCC_FW1</bit> |
| 20 | <bit pos="2">OCC_QME_ERROR_NOTIFY</bit> |
| 21 | <bit pos="3">reserved</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 22 | <bit pos="4">OCC Heartbeat Error</bit> |
| 23 | <bit pos="5">GPE0 asserted a watchdog timeout condition</bit> |
| 24 | <bit pos="6">GPE1 asserted a watchdog timeout condition</bit> |
| 25 | <bit pos="7">GPE2 asserted a watchdog timeout condition</bit> |
| 26 | <bit pos="8">GPE3 asserted a watchdog timeout condition</bit> |
| 27 | <bit pos="9">GPE0 asserted an error condition that caused it to halt.</bit> |
| 28 | <bit pos="10">GPE1 asserted an error condition that caused it to halt.</bit> |
| 29 | <bit pos="11">GPE2 asserted an error condition that caused it to halt.</bit> |
| 30 | <bit pos="12">GPE3 asserted an error condition that caused it to halt.</bit> |
Zane Shelley | 9afb3f1 | 2021-10-07 16:03:04 -0500 | [diff] [blame] | 31 | <bit pos="13">OCB Error to PM Hcode for PM Complex Restart</bit> |
| 32 | <bit pos="14">SRAM UE to PM Hcode for PM Complex Restart</bit> |
| 33 | <bit pos="15">SRAM CE</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 34 | <bit pos="16">GPE0 asserted a halt condition</bit> |
| 35 | <bit pos="17">GPE1 asserted a halt condition</bit> |
| 36 | <bit pos="18">GPE2 asserted a halt condition</bit> |
| 37 | <bit pos="19">GPE3 asserted a halt condition</bit> |
| 38 | <bit pos="20">GPE0 attempted to write outside the region defined in GPESWPR</bit> |
| 39 | <bit pos="21">GPE1 attempted to write outside the region defined in GPESWPR</bit> |
| 40 | <bit pos="22">GPE2 attempted to write outside the region defined in GPESWPR</bit> |
| 41 | <bit pos="23">GPE3 attempted to write outside the region defined in GPESWPR</bit> |
Zane Shelley | 9afb3f1 | 2021-10-07 16:03:04 -0500 | [diff] [blame] | 42 | <bit pos="24">Safe Mode for debug use</bit> |
| 43 | <bit pos="25">reserved</bit> |
| 44 | <bit pos="26">EXTERNAL_TRAP</bit> |
| 45 | <bit pos="27">PPC405 Core Reset Output asserted (OCC firmware)</bit> |
| 46 | <bit pos="28">PPC405 Chip Reset Output asserted (OCC firmware)</bit> |
| 47 | <bit pos="29">PPC405 System Reset Output asserted (OCC firmware)</bit> |
| 48 | <bit pos="30">PPC405 Wait State asserted (OCC firmware)</bit> |
| 49 | <bit pos="31">PPC405 Stop Ack output asserted</bit> |
| 50 | <bit pos="32">OCB Direct Bridge Error</bit> |
| 51 | <bit pos="33">OCB PIB Address Parity Error</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 52 | <bit pos="34">Indirect Channel Error</bit> |
Zane Shelley | 9afb3f1 | 2021-10-07 16:03:04 -0500 | [diff] [blame] | 53 | <bit pos="35">Parity error detected on OPIT interrupt bus</bit> |
| 54 | <bit pos="36">OPIT interrupt state machine error occurred</bit> |
| 55 | <bit pos="37">reserved</bit> |
| 56 | <bit pos="38">reserved</bit> |
| 57 | <bit pos="39">reserved</bit> |
| 58 | <bit pos="40">reserved</bit> |
| 59 | <bit pos="41">reserved</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 60 | <bit pos="42">JTAG accelerator error</bit> |
| 61 | <bit pos="43">Any OCI Slave error occurreds</bit> |
| 62 | <bit pos="44">PPC405 cache UE</bit> |
| 63 | <bit pos="45">PPC405 cache CE</bit> |
| 64 | <bit pos="46">PPC405 Machine Check</bit> |
Zane Shelley | 9afb3f1 | 2021-10-07 16:03:04 -0500 | [diff] [blame] | 65 | <bit pos="47">SRAM spare direct error Summary</bit> |
| 66 | <bit pos="48">Read, write, or parity error in the SRAM tank controller</bit> |
| 67 | <bit pos="49">reserved</bit> |
| 68 | <bit pos="50">reserved</bit> |
| 69 | <bit pos="51">OCI slave error for GPE0</bit> |
| 70 | <bit pos="52">OCI slave error for GPE1</bit> |
| 71 | <bit pos="53">OCI slave error for GPE2</bit> |
| 72 | <bit pos="54">OCI slave error for GPE3</bit> |
| 73 | <bit pos="55">PPC405 ICU timeout on OCI request</bit> |
| 74 | <bit pos="56">PPC405 DCU timeout on OCI request</bit> |
| 75 | <bit pos="57">OCC fault occurred (to achieve safe mode)</bit> |
| 76 | <bit pos="58">Read by HYP as part of the communication of a Power Management fault</bit> |
| 77 | <bit pos="59">reserved</bit> |
| 78 | <bit pos="60">reserved</bit> |
| 79 | <bit pos="61">reserved</bit> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 80 | </attn_node> |