Zane Shelley | 871adec | 2019-07-30 11:01:39 -0500 | [diff] [blame] | 1 | #pragma once |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 2 | |
Zane Shelley | c888dff | 2021-01-14 12:45:02 -0600 | [diff] [blame] | 3 | #include <hei_bit_string.hpp> |
Zane Shelley | 52cb1a9 | 2019-08-21 14:38:31 -0500 | [diff] [blame] | 4 | #include <register/hei_register.hpp> |
Zane Shelley | d507351 | 2021-01-14 12:51:18 -0600 | [diff] [blame] | 5 | #include <util/hei_includes.hpp> |
Zane Shelley | 52cb1a9 | 2019-08-21 14:38:31 -0500 | [diff] [blame] | 6 | |
Zane Shelley | 871adec | 2019-07-30 11:01:39 -0500 | [diff] [blame] | 7 | namespace libhei |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 8 | { |
| 9 | |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 10 | /** |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 11 | * @brief An abstract class containing information (e.g. address, type, length, |
| 12 | * etc.) for an actual hardware register. |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 13 | * |
| 14 | * Hardware access: |
| 15 | * |
| 16 | * Actual hardware access is defined by the user application via the user |
| 17 | * interface APIs. In order to tell the user application which chip to target, |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 18 | * the user application will give the isolator a list of pointers to its |
| 19 | * objects. They will then be passed into the public functions of this class |
| 20 | * and eventually given back to the user application when hardware access is |
| 21 | * needed. |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 22 | * |
| 23 | * Register cache: |
| 24 | * |
| 25 | * In order to save memory space, each instance of this class does not store |
| 26 | * the contents of the target hardware register. Instead, that data is stored |
Paul Greenwood | 6574f6e | 2019-09-17 09:43:22 -0500 | [diff] [blame] | 27 | * in a register cache, which is a static variable defined in this class. This |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 28 | * allows us to store only what we need. The cache can also be thought of as a |
| 29 | * snapshot of the registers at the time of isolation, which can be useful if |
| 30 | * the hardware is still running and register values could change. |
| 31 | * |
| 32 | * In order to ensure stale data isn't used from the cache, call |
| 33 | * HardwareRegister::flushAll() before beginning isolation on a new attention. |
| 34 | * Also, HardwareRegister::flushAll() should be called when the isolator is |
| 35 | * uninitialized before the rest of the isolation objects are deleted. |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 36 | */ |
Zane Shelley | cd36f43 | 2019-08-30 21:22:07 -0500 | [diff] [blame] | 37 | class HardwareRegister : public Register |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 38 | { |
Zane Shelley | 4de8ff8 | 2020-05-14 15:39:01 -0500 | [diff] [blame] | 39 | public: // Aliases |
| 40 | using Ptr = std::shared_ptr<HardwareRegister>; |
| 41 | using ConstPtr = std::shared_ptr<const HardwareRegister>; |
| 42 | |
| 43 | using Key = std::pair<RegisterId_t, Instance_t>; |
| 44 | |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 45 | public: |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 46 | /** @brief Pure virtual destructor. */ |
| 47 | virtual ~HardwareRegister() = 0; |
| 48 | |
| 49 | protected: |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 50 | /** |
| 51 | * @brief Constructor from components. |
Zane Shelley | 7667b71 | 2020-05-11 20:45:40 -0500 | [diff] [blame] | 52 | * @param i_id Unique ID for this register. |
| 53 | * @param i_instance Instance of this register |
| 54 | * @param i_flags Attribute flags for this register. |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 55 | */ |
Zane Shelley | 5ec8810 | 2020-05-11 21:08:25 -0500 | [diff] [blame] | 56 | HardwareRegister(RegisterId_t i_id, Instance_t i_instance, |
| 57 | RegisterAttributeFlags_t i_flags) : |
Zane Shelley | 7f7a42d | 2019-10-28 13:28:31 -0500 | [diff] [blame] | 58 | Register(), |
Zane Shelley | 5ec8810 | 2020-05-11 21:08:25 -0500 | [diff] [blame] | 59 | iv_id(i_id), iv_instance(i_instance), iv_flags(i_flags) |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 60 | {} |
| 61 | |
| 62 | private: // Instance variables |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 63 | /** The unique ID for this register. */ |
| 64 | const RegisterId_t iv_id; |
| 65 | |
| 66 | /** A register may have multiple instances. All of which will have the same |
| 67 | * ID. This variable is used to distinguish between each instance of the |
| 68 | * register. */ |
Zane Shelley | 13b182b | 2020-05-07 20:23:45 -0500 | [diff] [blame] | 69 | const Instance_t iv_instance; |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 70 | |
| 71 | /** The hardware access level of this register (read/write, read-only, |
| 72 | * write-only, etc.). */ |
Zane Shelley | 7667b71 | 2020-05-11 20:45:40 -0500 | [diff] [blame] | 73 | const RegisterAttributeFlags_t iv_flags; |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 74 | |
| 75 | public: // Accessor functions |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 76 | /* @return The unique ID for this register. */ |
Zane Shelley | 7f7a42d | 2019-10-28 13:28:31 -0500 | [diff] [blame] | 77 | RegisterId_t getId() const |
| 78 | { |
| 79 | return iv_id; |
| 80 | } |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 81 | |
| 82 | /* @return The instance of this register. */ |
Zane Shelley | 13b182b | 2020-05-07 20:23:45 -0500 | [diff] [blame] | 83 | Instance_t getInstance() const |
Zane Shelley | 7f7a42d | 2019-10-28 13:28:31 -0500 | [diff] [blame] | 84 | { |
| 85 | return iv_instance; |
| 86 | } |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 87 | |
Zane Shelley | 4de8ff8 | 2020-05-14 15:39:01 -0500 | [diff] [blame] | 88 | /** @return The register/instance key. */ |
| 89 | Key getKey() const |
| 90 | { |
| 91 | return {iv_id, iv_instance}; |
| 92 | } |
| 93 | |
Zane Shelley | 7667b71 | 2020-05-11 20:45:40 -0500 | [diff] [blame] | 94 | /** @return True if given flag is enabled, false if disabled. */ |
| 95 | bool queryAttrFlag(RegisterAttributeFlags_t i_flag) const |
Zane Shelley | 7f7a42d | 2019-10-28 13:28:31 -0500 | [diff] [blame] | 96 | { |
Zane Shelley | 7667b71 | 2020-05-11 20:45:40 -0500 | [diff] [blame] | 97 | return (0 != (iv_flags & i_flag)); |
Zane Shelley | 7f7a42d | 2019-10-28 13:28:31 -0500 | [diff] [blame] | 98 | } |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 99 | |
| 100 | // NOTE: The following are determined by child classes. |
| 101 | |
| 102 | /** @return This register's type. */ |
Zane Shelley | 5ec8810 | 2020-05-11 21:08:25 -0500 | [diff] [blame] | 103 | virtual RegisterType_t getType() const = 0; |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 104 | |
| 105 | /** @return The address of this register. */ |
| 106 | virtual RegisterAddress_t getAddress() const = 0; |
| 107 | |
| 108 | /** @return The size (in bytes) of this register. */ |
| 109 | virtual size_t getSize() const = 0; |
| 110 | |
Zane Shelley | 75e68e9 | 2019-10-18 16:16:23 -0500 | [diff] [blame] | 111 | public: // Operators |
Zane Shelley | 75e68e9 | 2019-10-18 16:16:23 -0500 | [diff] [blame] | 112 | /** @brief Equals operator. */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 113 | bool operator==(const HardwareRegister& i_r) const |
Zane Shelley | 75e68e9 | 2019-10-18 16:16:23 -0500 | [diff] [blame] | 114 | { |
Zane Shelley | 981e56a | 2020-05-11 21:24:20 -0500 | [diff] [blame] | 115 | // In general, comparing the ID and instance should be enough. However, |
| 116 | // no error will be thrown when adding the register to the flyweights |
Zane Shelley | 4de8ff8 | 2020-05-14 15:39:01 -0500 | [diff] [blame] | 117 | // and any other field differs. Therefore, all fields will be used and |
Zane Shelley | 981e56a | 2020-05-11 21:24:20 -0500 | [diff] [blame] | 118 | // invalid duplicates will be found when adding the register pointers |
| 119 | // to the IsolationChip objects. |
| 120 | return (getAddress() == i_r.getAddress()) && (getId() == i_r.getId()) && |
| 121 | (getInstance() == i_r.getInstance()) && |
Zane Shelley | 4de8ff8 | 2020-05-14 15:39:01 -0500 | [diff] [blame] | 122 | (getType() == i_r.getType()) && (iv_flags == i_r.iv_flags); |
Zane Shelley | 75e68e9 | 2019-10-18 16:16:23 -0500 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | /** @brief Less than operator. */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 126 | bool operator<(const HardwareRegister& i_r) const |
Zane Shelley | 75e68e9 | 2019-10-18 16:16:23 -0500 | [diff] [blame] | 127 | { |
Zane Shelley | 981e56a | 2020-05-11 21:24:20 -0500 | [diff] [blame] | 128 | // In general, comparing the ID and instance should be enough. However, |
| 129 | // no error will be thrown when adding the register to the flyweights |
Zane Shelley | 4de8ff8 | 2020-05-14 15:39:01 -0500 | [diff] [blame] | 130 | // and any other field differs. Therefore, all fields will be used and |
Zane Shelley | 981e56a | 2020-05-11 21:24:20 -0500 | [diff] [blame] | 131 | // invalid duplicates will be found when adding the register pointers |
| 132 | // to the IsolationChip objects. |
Zane Shelley | 5ec8810 | 2020-05-11 21:08:25 -0500 | [diff] [blame] | 133 | if (getAddress() < i_r.getAddress()) |
Zane Shelley | 75e68e9 | 2019-10-18 16:16:23 -0500 | [diff] [blame] | 134 | { |
| 135 | return true; |
| 136 | } |
Zane Shelley | 5ec8810 | 2020-05-11 21:08:25 -0500 | [diff] [blame] | 137 | else if (getAddress() == i_r.getAddress()) |
Zane Shelley | 75e68e9 | 2019-10-18 16:16:23 -0500 | [diff] [blame] | 138 | { |
Zane Shelley | 981e56a | 2020-05-11 21:24:20 -0500 | [diff] [blame] | 139 | if (getId() < i_r.getId()) |
| 140 | { |
| 141 | return true; |
| 142 | } |
| 143 | else if (getId() == i_r.getId()) |
| 144 | { |
| 145 | if (getInstance() < i_r.getInstance()) |
| 146 | { |
| 147 | return true; |
| 148 | } |
| 149 | else if (getInstance() == i_r.getInstance()) |
| 150 | { |
Zane Shelley | 4de8ff8 | 2020-05-14 15:39:01 -0500 | [diff] [blame] | 151 | if (getType() < i_r.getType()) |
| 152 | { |
| 153 | return true; |
| 154 | } |
| 155 | else if (getType() == i_r.getType()) |
| 156 | { |
| 157 | return (iv_flags < i_r.iv_flags); |
| 158 | } |
Zane Shelley | 981e56a | 2020-05-11 21:24:20 -0500 | [diff] [blame] | 159 | } |
| 160 | } |
Zane Shelley | 75e68e9 | 2019-10-18 16:16:23 -0500 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | return false; |
| 164 | } |
| 165 | |
Zane Shelley | 8deb090 | 2019-10-14 15:52:27 -0500 | [diff] [blame] | 166 | public: |
Zane Shelley | 65ed96a | 2019-10-14 13:06:11 -0500 | [diff] [blame] | 167 | /** Function overloaded from parent Register class. */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 168 | const BitString* getBitString(const Chip& i_chip) const; |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 169 | |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 170 | /** |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 171 | * @brief Reads a register from hardware via the user interface APIs. |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 172 | * @param i_chip The target chip in which this register belongs. |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 173 | * @param i_force When false, this function will only read from hardware if |
| 174 | * an entry for this instance does not already exist in the |
| 175 | * register cache. When true, the entry in the register |
| 176 | * cache is flushed, if it exists. Then this function will |
| 177 | * read from hardware and update the cache. |
| 178 | * @return See the return code from the registerRead() user interface API. |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 179 | */ |
Zane Shelley | 2f4aa91 | 2020-05-08 14:28:18 -0500 | [diff] [blame] | 180 | bool read(const Chip& i_chip, bool i_force = false) const; |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 181 | |
Ben Tyner | 7b3420b | 2020-05-11 10:52:07 -0500 | [diff] [blame] | 182 | #ifdef __HEI_ENABLE_HW_WRITE |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 183 | |
| 184 | /** |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 185 | * @brief Writes the value stored in the register cache to hardware via the |
| 186 | * user interface APIs. |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 187 | * @param i_chip The target chip in which this register belongs. |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 188 | * @return See the return code from the registerWrite() user interface API. |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 189 | */ |
Zane Shelley | 2f4aa91 | 2020-05-08 14:28:18 -0500 | [diff] [blame] | 190 | bool write(const Chip& i_chip) const; |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 191 | |
Ben Tyner | 7b3420b | 2020-05-11 10:52:07 -0500 | [diff] [blame] | 192 | #endif // __HEI_ENABLE_HW_WRITE |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 193 | |
Zane Shelley | afa669a | 2019-10-15 13:23:17 -0500 | [diff] [blame] | 194 | protected: |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 195 | /** |
Zane Shelley | afa669a | 2019-10-15 13:23:17 -0500 | [diff] [blame] | 196 | * @brief Provides access to this register's BitString. |
| 197 | * |
| 198 | * WARNING: Allowing public access to this function may be dangerous. For |
| 199 | * now it should be left as protected. |
| 200 | * |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 201 | * @param i_chip The target chip in which this register belongs. |
Zane Shelley | afa669a | 2019-10-15 13:23:17 -0500 | [diff] [blame] | 202 | * @return A reference to the BitString. |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 203 | */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 204 | BitString& accessBitString(const Chip& i_chip); |
Zane Shelley | 61565dc | 2019-09-18 21:57:10 -0500 | [diff] [blame] | 205 | |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 206 | private: // Register cache class variable |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 207 | /** |
| 208 | * @brief Caches the contents of registers read from hardware. |
| 209 | * |
| 210 | * The goal is to create a snapshot of the hardware register contents as |
| 211 | * close to the reported attention as possible. This snapshot is then used |
| 212 | * for additional analysis/debug when needed. |
| 213 | */ |
| 214 | class Cache |
| 215 | { |
| 216 | public: |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 217 | /** @brief Default constructor. */ |
| 218 | Cache() = default; |
| 219 | |
| 220 | /** @brief Destructor. */ |
| 221 | ~Cache() = default; |
| 222 | |
| 223 | /** @brief Copy constructor. */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 224 | Cache(const Cache&) = delete; |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 225 | |
| 226 | /** @brief Assignment operator. */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 227 | Cache& operator=(const Cache&) = delete; |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 228 | |
| 229 | /** |
| 230 | * @brief Queries if a specific entry exists in the cache. |
| 231 | * @param i_chip The target chip. |
| 232 | * @param i_hwReg The target register. |
| 233 | * @return True if the entry exists, false otherwise. |
| 234 | */ |
Zane Shelley | 7f7a42d | 2019-10-28 13:28:31 -0500 | [diff] [blame] | 235 | bool query(const Chip& i_chip, const HardwareRegister* i_hwReg) const; |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 236 | |
| 237 | /** |
| 238 | * @brief Returns the data buffer for the given chip and register. |
| 239 | * @param i_chip The target chip. |
| 240 | * @param i_hwReg The target register. |
| 241 | * @return A reference to the BitString containing the register data. |
| 242 | * @note If an entry does not exist in the cache, an entry will be |
| 243 | * created and the BitString will be initialized to 0. |
| 244 | */ |
Zane Shelley | 7f7a42d | 2019-10-28 13:28:31 -0500 | [diff] [blame] | 245 | BitString& access(const Chip& i_chip, const HardwareRegister* i_hwReg); |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 246 | |
| 247 | /** @brief Flushes entire contents from cache. */ |
| 248 | void flush(); |
| 249 | |
| 250 | /** |
| 251 | * @brief Removes a single register from the cache. |
| 252 | * @param i_chip The target chip. |
| 253 | * @param i_hwReg The target register. |
| 254 | */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 255 | void flush(const Chip& i_chip, const HardwareRegister* i_hwReg); |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 256 | |
| 257 | private: |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 258 | /** |
| 259 | * @brief Stores a BitStringBuffer for each HardwareRegister per Chip. |
| 260 | * |
| 261 | * The HardwareRegister keys will just be pointers to the isolation |
| 262 | * objects created in the main initialize() API. Those should exist |
| 263 | * until the main uninitialize() API is called. It is important that the |
| 264 | * cache is flushed at the beginning of the uninitialize() API before |
| 265 | * the rest of the isolation objects are deleted. |
| 266 | * |
| 267 | * The Chip keys are copies of the objects passed to the isolator |
| 268 | * because the user application is responsible for storage of the |
| 269 | * objects passed to the isolator. We don't want to chance a Chip was |
| 270 | * created as a local variable that goes out of scope, or other similar |
| 271 | * situations. |
| 272 | */ |
| 273 | std::map<Chip, std::map<const HardwareRegister*, BitString*>> iv_cache; |
| 274 | }; |
| 275 | |
| 276 | /** This allows all HardwareRegister objects access to the cache. */ |
| 277 | static Cache cv_cache; |
| 278 | |
| 279 | public: // Register cache management functions. |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 280 | /** @brief Flushes the entire register cache. */ |
Zane Shelley | 7f7a42d | 2019-10-28 13:28:31 -0500 | [diff] [blame] | 281 | static void flushAll() |
| 282 | { |
| 283 | cv_cache.flush(); |
| 284 | } |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 285 | |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 286 | /** |
| 287 | * @brief Flushes this register from the cache. |
| 288 | * @param i_chip The target chip in which this register belongs. |
| 289 | */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 290 | void flush(const Chip& i_chip) const |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 291 | { |
Zane Shelley | 83da245 | 2019-10-25 15:45:34 -0500 | [diff] [blame] | 292 | cv_cache.flush(i_chip, this); |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 293 | } |
| 294 | |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 295 | private: // Register cache management functions. |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 296 | /** |
| 297 | * @param i_chip The target chip in which this register belongs. |
| 298 | * @return True if an entry for this register exist in this cache. |
| 299 | */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 300 | bool queryCache(const Chip& i_chip) const |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 301 | { |
Zane Shelley | 83da245 | 2019-10-25 15:45:34 -0500 | [diff] [blame] | 302 | return cv_cache.query(i_chip, this); |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | /** |
| 306 | * @param i_chip The target chip in which this register belongs. |
| 307 | * @return A reference to this register's BitString in cache. |
| 308 | */ |
Zane Shelley | fe27b65 | 2019-10-28 11:33:07 -0500 | [diff] [blame] | 309 | BitString& accessCache(const Chip& i_chip) const |
Zane Shelley | 53efc35 | 2019-10-03 21:46:39 -0500 | [diff] [blame] | 310 | { |
Zane Shelley | 83da245 | 2019-10-25 15:45:34 -0500 | [diff] [blame] | 311 | return cv_cache.access(i_chip, this); |
Zane Shelley | d0af358 | 2019-09-19 10:48:59 -0500 | [diff] [blame] | 312 | } |
Zane Shelley | fd3f9cc | 2019-07-29 15:02:24 -0500 | [diff] [blame] | 313 | }; |
| 314 | |
Zane Shelley | 871adec | 2019-07-30 11:01:39 -0500 | [diff] [blame] | 315 | } // end namespace libhei |