Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 1 | <?xml version="1.0" encoding="UTF-8"?> |
Zane Shelley | f8a726b | 2020-12-16 21:29:32 -0600 | [diff] [blame] | 2 | <attn_node model_ec="P10_10,P10_20" name="OCC_FIR" reg_type="SCOM"> |
Zane Shelley | abc51c2 | 2020-11-09 21:35:35 -0600 | [diff] [blame] | 3 | <local_fir config="" name="OCC_FIR"> |
| 4 | <instance addr="0x01010800" reg_inst="0"/> |
| 5 | <action attn_type="CS" config="00"/> |
| 6 | <action attn_type="RE" config="01"/> |
| 7 | </local_fir> |
| 8 | <bit pos="0">Input tied to 0. Used by OCC Firmware to produce an attention to the FSP.</bit> |
| 9 | <bit pos="1">Input tied to 0. Used by OCC Firmware to produce an attention tothe FSP.</bit> |
| 10 | <bit pos="2">Input tied to 0. Used by STOP GPE code to indicated to HYP that a QME has indicated a fault.</bit> |
| 11 | <bit pos="3">Input tied to 0. Written by stop recovery firmware to indicate that the host side actions are complete and that FFDC information is available for</bit> |
| 12 | <bit pos="4">OCC Heartbeat Error</bit> |
| 13 | <bit pos="5">GPE0 asserted a watchdog timeout condition</bit> |
| 14 | <bit pos="6">GPE1 asserted a watchdog timeout condition</bit> |
| 15 | <bit pos="7">GPE2 asserted a watchdog timeout condition</bit> |
| 16 | <bit pos="8">GPE3 asserted a watchdog timeout condition</bit> |
| 17 | <bit pos="9">GPE0 asserted an error condition that caused it to halt.</bit> |
| 18 | <bit pos="10">GPE1 asserted an error condition that caused it to halt.</bit> |
| 19 | <bit pos="11">GPE2 asserted an error condition that caused it to halt.</bit> |
| 20 | <bit pos="12">GPE3 asserted an error condition that caused it to halt.</bit> |
| 21 | <bit pos="13">OCB Error (recoverable error)</bit> |
| 22 | <bit pos="14">SRAM Uncorrectable Error (recoverable error)</bit> |
| 23 | <bit pos="15">SRAM Correctable Error (masked (product); recoverable error (mfg)</bit> |
| 24 | <bit pos="16">GPE0 asserted a halt condition</bit> |
| 25 | <bit pos="17">GPE1 asserted a halt condition</bit> |
| 26 | <bit pos="18">GPE2 asserted a halt condition</bit> |
| 27 | <bit pos="19">GPE3 asserted a halt condition</bit> |
| 28 | <bit pos="20">GPE0 attempted to write outside the region defined in GPESWPR</bit> |
| 29 | <bit pos="21">GPE1 attempted to write outside the region defined in GPESWPR</bit> |
| 30 | <bit pos="22">GPE2 attempted to write outside the region defined in GPESWPR</bit> |
| 31 | <bit pos="23">GPE3 attempted to write outside the region defined in GPESWPR</bit> |
| 32 | <bit pos="24">Implemented but not used, inputs tied to 0</bit> |
| 33 | <bit pos="25">Implemented but not used, inputs tied to 0</bit> |
| 34 | <bit pos="26">External Trigger pin active (recoverable (product)</bit> |
| 35 | <bit pos="27">PPC405 Core Reset Output asserted (??? firmware)</bit> |
| 36 | <bit pos="28">PPC405 Chip Reset Output asserted (??? firmware)</bit> |
| 37 | <bit pos="29">PPC405 System Reset Output asserted (??? firmware)</bit> |
| 38 | <bit pos="30">PPC405 Wait State asserted (??? firmware)</bit> |
| 39 | <bit pos="31">PPC405 Stop Ack output asserted (recoverable -> logging)</bit> |
| 40 | <bit pos="32">OCB Direct Bridge Error - See OCCERRRPT2[8:11] for error source</bit> |
| 41 | <bit pos="33">OCB PIB Address Parity Error - (PIB read or write operation). Note: may be set for either direct bridge or indirect channel operations.</bit> |
| 42 | <bit pos="34">Indirect Channel Error</bit> |
| 43 | <bit pos="35">Parity error detected on OPIT interrupt bus. Interrupts are hung.</bit> |
| 44 | <bit pos="36">OPIT interrupt state machine error occurred.</bit> |
| 45 | <bit pos="37">Implemented but not used. Input tied to 0</bit> |
| 46 | <bit pos="38">Implemented but not used. Input tied to 0</bit> |
| 47 | <bit pos="39">Implemented but not used. Input tied to 0</bit> |
| 48 | <bit pos="40">Implemented but not used. Input tied to 0</bit> |
| 49 | <bit pos="41">Implemented but not used. Input tied to 0</bit> |
| 50 | <bit pos="42">JTAG accelerator error</bit> |
| 51 | <bit pos="43">Any OCI Slave error occurreds</bit> |
| 52 | <bit pos="44">PPC405 cache UE</bit> |
| 53 | <bit pos="45">PPC405 cache CE</bit> |
| 54 | <bit pos="46">PPC405 Machine Check</bit> |
| 55 | <bit pos="47">SRAM spare direct error Summary. See OCCERRRPT2[0:3] for details</bit> |
| 56 | <bit pos="48">SRAM Controller Error - A read, write, or parity error occurred in the SRAM tank controller. See OCCERRRPT2[12:18] for more information</bit> |
| 57 | <bit pos="49">Implemented but notused. Input tied to 0</bit> |
| 58 | <bit pos="50">Implemented but notused. Input tied to 0</bit> |
| 59 | <bit pos="51">OCI slave error for GPE0 (see OCCERRPT for details)</bit> |
| 60 | <bit pos="52">OCI slave error for GPE1 (see OCCERRPT for details)</bit> |
| 61 | <bit pos="53">OCI slave error for GPE2 (see OCCERRPT for details)</bit> |
| 62 | <bit pos="54">OCI slave error for GPE3 (see OCCERRPT for details)</bit> |
| 63 | <bit pos="55">PPC405 ICU timeout on OCI request</bit> |
| 64 | <bit pos="56">PPC405 DCU timeout on OCI request</bit> |
| 65 | <bit pos="57">Used by OCC to indicate that a fault occurred (to achieve safe mode). Connected to OCCMISC[firmware_fault].</bit> |
| 66 | <bit pos="58">Used by OCC to notify another firmware entity that an event occurred. Connected to OCCMISC[firmware_notify].</bit> |
| 67 | <bit pos="59">Implemented but not used. Inputs tied to 0.</bit> |
| 68 | <bit pos="60">Implemented but not used. Inputs tied to 0.</bit> |
| 69 | <bit pos="61">Implemented but not used. Inputs tied to 0.</bit> |
| 70 | </attn_node> |